1 /* 2 * Copyright (c) 2002, Thomas Kurschel 3 * Copyright 2004-2011 Haiku, Inc. All rights reserved. 4 * Distributed under the terms of the MIT License. 5 * 6 * Authors: 7 * Thomas Kurschel 8 * Clemens Zeidler, <haiku@clemens-zeidler.de> 9 * Alexander von Gluck IV, kallisti5@unixzen.com 10 */ 11 12 13 #include "driver.h" 14 #include "device.h" 15 #include "lock.h" 16 17 #include <stdlib.h> 18 #include <stdio.h> 19 #include <string.h> 20 21 #include <AGP.h> 22 #include <KernelExport.h> 23 #include <OS.h> 24 #include <PCI.h> 25 #include <SupportDefs.h> 26 27 28 #define TRACE_DRIVER 29 #ifdef TRACE_DRIVER 30 # define TRACE(x...) dprintf("radeon_hd: " x) 31 #else 32 # define TRACE(x...) ; 33 #endif 34 35 #define ERROR(x...) dprintf("radeon_hd: " x) 36 37 #define MAX_CARDS 1 38 39 40 // ATI / AMD cards starting at the Radeon X700 have an AtomBIOS 41 42 // list of supported devices 43 const struct supported_device { 44 uint32 pciID; 45 uint8 dceMajor; // Display block family 46 uint8 dceMinor; // Display block family 47 uint16 chipsetID; 48 uint32 chipsetFlags; 49 const char* deviceName; 50 } kSupportedDevices[] = { 51 // Marketing Names: Radeon X?00 52 // Intorduced: 2004 53 // Codename: Loki 54 // R420 Series (Radeon) DCE 0.0 (*very* early AtomBIOS) 55 56 // Marketing Names: Radeon X1?00 57 // Introduced: 2005 58 // Codename: Fudo 59 #if 0 60 {0x791e, 1, 0, RADEON_RS690, CHIP_IGP, "Radeon X1200"}, 61 {0x791f, 1, 0, RADEON_RS690, CHIP_IGP, "Radeon X1200"}, 62 {0x793f, 1, 0, RADEON_RS600, CHIP_IGP, "Radeon X1200"}, 63 {0x7941, 1, 0, RADEON_RS600, CHIP_IGP, "Radeon X1200"}, 64 {0x7942, 1, 0, RADEON_RS600, CHIP_IGP, "Radeon X1250"}, 65 {0x796c, 1, 0, RADEON_RS740, CHIP_IGP, "Radeon RS740"}, 66 {0x796d, 1, 0, RADEON_RS740, CHIP_IGP, "Radeon RS740"}, 67 {0x796e, 1, 0, RADEON_RS740, CHIP_IGP, "Radeon 2100"}, 68 {0x796f, 1, 0, RADEON_RS740, CHIP_IGP, "Radeon RS740"}, 69 {0x7140, 1, 0, RADEON_RV515, CHIP_STD, "Radeon X1600"}, 70 {0x7100, 1, 0, RADEON_R520, CHIP_STD, "Radeon X1800"}, 71 {0x7104, 1, 0, RADEON_R520, CHIP_STD, "FireGL v7200"}, 72 {0x7109, 1, 0, RADEON_R520, CHIP_STD, "Radeon X1800"}, 73 {0x710a, 1, 0, RADEON_R520, CHIP_STD, "Radeon X1800"}, 74 {0x710b, 1, 0, RADEON_R520, CHIP_STD, "Radeon X1800"}, 75 {0x710c, 1, 0, RADEON_R520, CHIP_STD, "Radeon X1800"}, 76 {0x7120, 1, 0, RADEON_R520, CHIP_STD, "Radeon X1800"}, 77 {0x7129, 1, 0, RADEON_R520, CHIP_STD, "Radeon X1800"}, 78 #endif 79 80 // Marketing Names: Radeon HD 24xx - HD 42xx 81 // Introduced: 2006 82 // Codename: Pele 83 // Process: 55 nm 84 {0x94c7, 2, 0, RADEON_RV610, CHIP_STD, "Radeon HD 2350"}, 85 {0x94c1, 2, 0, RADEON_RV610, CHIP_IGP, "Radeon HD 2400"}, 86 {0x94c3, 2, 0, RADEON_RV610, CHIP_STD, "Radeon HD 2400"}, 87 {0x94cc, 2, 0, RADEON_RV610, CHIP_STD, "Radeon HD 2400"}, 88 {0x9519, 2, 0, RADEON_RV630, CHIP_STD, "AMD FireStream 9170"}, 89 {0x9586, 2, 0, RADEON_RV630, CHIP_STD, "Radeon HD 2600"}, 90 {0x9588, 2, 0, RADEON_RV630, CHIP_STD, "Radeon HD 2600"}, 91 {0x958a, 2, 0, RADEON_RV630, CHIP_STD, "Radeon HD 2600 X2"}, 92 // Radeon 2700 - RV630 93 {0x9400, 2, 0, RADEON_R600, CHIP_STD, "Radeon HD 2900"}, 94 {0x9401, 2, 0, RADEON_R600, CHIP_STD, "Radeon HD 2900"}, 95 {0x9402, 2, 0, RADEON_R600, CHIP_STD, "Radeon HD 2900"}, 96 {0x9403, 2, 0, RADEON_R600, CHIP_STD, "Radeon HD 2900 Pro"}, 97 {0x9405, 2, 0, RADEON_R600, CHIP_STD, "Radeon HD 2900"}, 98 {0x940a, 2, 0, RADEON_R600, CHIP_STD, "Radeon FireGL V8650"}, 99 {0x940b, 2, 0, RADEON_R600, CHIP_STD, "Radeon FireGL V8600"}, 100 {0x940f, 2, 0, RADEON_R600, CHIP_STD, "Radeon FireGL V7600"}, 101 {0x9616, 2, 0, RADEON_RV610, CHIP_IGP, "Radeon HD 3000"}, 102 {0x9611, 3, 0, RADEON_RV620, CHIP_IGP, "Radeon HD 3100"}, 103 {0x9613, 3, 0, RADEON_RV620, CHIP_IGP, "Radeon HD 3100"}, 104 {0x9610, 2, 0, RADEON_RV610, CHIP_IGP, "Radeon HD 3200"}, 105 {0x9612, 2, 0, RADEON_RV610, CHIP_IGP, "Radeon HD 3200"}, 106 {0x9615, 2, 0, RADEON_RV610, CHIP_IGP, "Radeon HD 3200"}, 107 {0x9614, 2, 0, RADEON_RV610, CHIP_IGP, "Radeon HD 3300"}, 108 // Radeon 3430 - RV620 109 {0x95c5, 3, 0, RADEON_RV620, CHIP_STD, "Radeon HD 3450"}, 110 {0x95c6, 3, 0, RADEON_RV620, CHIP_STD, "Radeon HD 3450"}, 111 {0x95c7, 3, 0, RADEON_RV620, CHIP_STD, "Radeon HD 3450"}, 112 {0x95c9, 3, 0, RADEON_RV620, CHIP_STD, "Radeon HD 3450"}, 113 {0x95c4, 3, 0, RADEON_RV620, CHIP_STD, "Radeon HD 3470"}, 114 {0x95c0, 3, 0, RADEON_RV620, CHIP_STD, "Radeon HD 3550"}, 115 {0x9581, 2, 0, RADEON_RV630, CHIP_STD, "Radeon HD 3600"}, 116 {0x9583, 2, 0, RADEON_RV630, CHIP_STD, "Radeon HD 3600"}, 117 {0x9598, 2, 0, RADEON_RV630, CHIP_STD, "Radeon HD 3600"}, 118 {0x9591, 3, 0, RADEON_RV635, CHIP_STD, "Radeon HD 3600"}, 119 {0x9589, 2, 0, RADEON_RV630, CHIP_STD, "Radeon HD 3610"}, 120 // Radeon 3650 - RV635 121 // Radeon 3670 - RV635 122 {0x9507, 2, 0, RADEON_RV670, CHIP_STD, "Radeon HD 3830"}, 123 {0x9505, 2, 0, RADEON_RV670, CHIP_STD, "Radeon HD 3850"}, 124 {0x9513, 2, 0, RADEON_RV670, CHIP_STD, "Radeon HD 3850 X2"}, 125 {0x9515, 2, 0, RADEON_RV670, CHIP_STD, "Radeon HD 3850"}, 126 {0x9501, 2, 0, RADEON_RV670, CHIP_STD, "Radeon HD 3870"}, 127 {0x950F, 2, 0, RADEON_RV670, CHIP_STD | CHIP_X2, "Radeon HD 3870 X2"}, 128 {0x9710, 3, 0, RADEON_RV620, CHIP_IGP, "Radeon HD 4200"}, 129 {0x9715, 3, 0, RADEON_RV620, CHIP_IGP, "Radeon HD 4250"}, 130 {0x9712, 3, 0, RADEON_RV620, CHIP_IGP, "Radeon HD 4270"}, 131 {0x9714, 3, 0, RADEON_RV620, CHIP_IGP, "Radeon HD 4290"}, 132 133 // Marketing Names: Radeon HD 4330 - HD 4890, HD 51xx, HD 5xxV 134 // Introduced: 2008 135 // Codename: Wekiva 136 // Process: 55 nm 137 // Radeon 4330 - RV710 138 {0x954f, 3, 2, RADEON_RV710, CHIP_IGP, "Radeon HD 4300"}, 139 {0x9552, 3, 2, RADEON_RV710, CHIP_IGP, "Radeon HD 4300"}, 140 {0x9553, 3, 2, RADEON_RV710, CHIP_IGP, "Radeon HD 4500"}, 141 {0x9555, 3, 2, RADEON_RV710, CHIP_STD, "Radeon HD 4350"}, 142 {0x9540, 3, 2, RADEON_RV710, CHIP_STD, "Radeon HD 4550"}, 143 {0x9452, 3, 2, RADEON_RV730, CHIP_STD, "AMD FireStream 9250"}, 144 {0x9480, 3, 2, RADEON_RV730, CHIP_STD, "Radeon HD 4650"}, 145 {0x9488, 3, 2, RADEON_RV730, CHIP_MOBILE, "Radeon HD 4650"}, 146 {0x9498, 3, 2, RADEON_RV730, CHIP_STD, "Radeon HD 4650"}, 147 {0x94b4, 3, 2, RADEON_RV740, CHIP_STD, "Radeon HD 4700"}, 148 {0x9490, 3, 2, RADEON_RV730, CHIP_STD, "Radeon HD 4710"}, 149 {0x94b3, 3, 2, RADEON_RV740, CHIP_STD, "Radeon HD 4770"}, 150 {0x94b5, 3, 2, RADEON_RV740, CHIP_STD, "Radeon HD 4770"}, 151 {0x9450, 3, 1, RADEON_RV770, CHIP_STD, "AMD FireStream 9270"}, 152 {0x944a, 3, 1, RADEON_RV770, CHIP_MOBILE, "Radeon HD 4850"}, 153 {0x944e, 3, 1, RADEON_RV770, CHIP_STD, "Radeon HD 4810"}, 154 {0x944c, 3, 1, RADEON_RV770, CHIP_STD, "Radeon HD 4830"}, 155 {0x9442, 3, 1, RADEON_RV770, CHIP_STD, "Radeon HD 4850"}, 156 {0x9443, 3, 1, RADEON_RV770, CHIP_STD | CHIP_X2, "Radeon HD 4850 X2"}, 157 {0x94a1, 3, 1, RADEON_RV770, CHIP_IGP, "Radeon HD 4860"}, 158 {0x9440, 3, 1, RADEON_RV770, CHIP_STD, "Radeon HD 4870"}, 159 {0x9441, 3, 1, RADEON_RV770, CHIP_STD | CHIP_X2, "Radeon HD 4870 X2"}, 160 {0x9460, 3, 1, RADEON_RV770, CHIP_STD, "Radeon HD 4890"}, 161 162 // From here on AMD no longer used numeric identifiers 163 // Marketing names can collide for different generations of cards 164 // as such we should ignore them at all costs (besides the card name) 165 166 // Introduced: 2009 167 // Codename: Evergreen 168 // Process: 40 nm 169 // Cedar 170 {0x68e1, 4, 0, RADEON_CEDAR, CHIP_STD, "Radeon HD 5430"}, 171 {0x68f9, 4, 0, RADEON_CEDAR, CHIP_STD, "Radeon HD 5450"}, 172 {0x68e0, 4, 0, RADEON_CEDAR, CHIP_IGP, "Radeon HD 5470"}, 173 // Redwood 174 {0x68da, 4, 0, RADEON_REDWOOD, CHIP_STD, "Radeon HD 5500"}, 175 {0x68d9, 4, 0, RADEON_REDWOOD, CHIP_STD, "Radeon HD 5570"}, 176 {0x675f, 4, 0, RADEON_REDWOOD, CHIP_STD, "Radeon HD 5570"}, 177 {0x68b9, 4, 0, RADEON_REDWOOD, CHIP_STD, "Radeon HD 5600"}, 178 {0x68c1, 4, 0, RADEON_REDWOOD, CHIP_STD, "Radeon HD 5650"}, 179 {0x68d8, 4, 0, RADEON_REDWOOD, CHIP_STD, "Radeon HD 5670"}, 180 // Juniper 181 {0x68be, 4, 0, RADEON_JUNIPER, CHIP_STD, "Radeon HD 5700"}, 182 {0x68b8, 4, 0, RADEON_JUNIPER, CHIP_STD, "Radeon HD 5770"}, 183 // Juniper LE / XT (67X0 is rebranded 57X0 + tweaks) 184 {0x68bf, 4, 0, RADEON_JUNIPER, CHIP_STD, "Radeon HD 6750"}, 185 {0x68ba, 4, 0, RADEON_JUNIPER, CHIP_STD, "Radeon HD 6770"}, 186 // Cypress 187 {0x689e, 4, 0, RADEON_CYPRESS, CHIP_STD, "Radeon HD 5800"}, 188 {0x6899, 4, 0, RADEON_CYPRESS, CHIP_STD, "Radeon HD 5850"}, 189 {0x6898, 4, 0, RADEON_CYPRESS, CHIP_STD, "Radeon HD 5870"}, 190 // Hemlock 191 {0x689c, 4, 0, RADEON_HEMLOCK, CHIP_STD | CHIP_X2, "Radeon HD 5900 X2"}, 192 {0x689d, 4, 0, RADEON_HEMLOCK, CHIP_STD | CHIP_X2, "Radeon HD 5900 X2"}, 193 // Fusion APUS 194 // Palm 195 {0x9804, 4, 1, RADEON_PALM, CHIP_APU, "Radeon HD 6250"}, 196 {0x9805, 4, 1, RADEON_PALM, CHIP_APU, "Radeon HD 6290"}, 197 {0x9807, 4, 1, RADEON_PALM, CHIP_APU, "Radeon HD 6290"}, 198 {0x9802, 4, 1, RADEON_PALM, CHIP_APU, "Radeon HD 6310"}, 199 {0x9803, 4, 1, RADEON_PALM, CHIP_APU, "Radeon HD 6310"}, 200 {0x9806, 4, 1, RADEON_PALM, CHIP_APU, "Radeon HD 6320"}, 201 // Sumo (no VGA / LVDS!, only DP) 202 {0x9640, 4, 1, RADEON_SUMO, CHIP_APU, "Radeon HD 6550D"}, 203 {0x9641, 4, 1, RADEON_SUMO, CHIP_APU, "Radeon HD SUMO M"}, 204 {0x9647, 4, 1, RADEON_SUMO, CHIP_APU, "Radeon HD 6520G (M)"}, 205 {0x9648, 4, 1, RADEON_SUMO, CHIP_APU, "Radeon HD 6480G (M)"}, 206 {0x964a, 4, 1, RADEON_SUMO, CHIP_APU, "Radeon HD 6530D"}, 207 {0x964e, 4, 1, RADEON_SUMO, CHIP_APU, "Radeon HD SUMO M"}, 208 {0x964f, 4, 1, RADEON_SUMO, CHIP_APU, "Radeon HD SUMO M"}, 209 // Sumo2 (no VGA / LVDS!, only DP) 210 {0x9642, 4, 1, RADEON_SUMO2, CHIP_APU, "Radeon HD 6370D"}, 211 {0x9643, 4, 1, RADEON_SUMO2, CHIP_APU, "Radeon HD SUMO2 M"}, 212 {0x9644, 4, 1, RADEON_SUMO2, CHIP_APU, "Radeon HD 6410D"}, 213 {0x9645, 4, 1, RADEON_SUMO2, CHIP_APU, "Radeon HD SUMO2 M"}, 214 215 // Introduced: 2010 216 // Codename: Nothern Islands 217 // Process: 40 nm 218 // Caicos 219 {0x6760, 5, 0, RADEON_CAICOS, CHIP_MOBILE, "Radeon HD 6470M"}, 220 {0x6761, 5, 0, RADEON_CAICOS, CHIP_MOBILE, "Radeon HD 6430M"}, 221 {0x6762, 5, 0, RADEON_CAICOS, CHIP_STD, "Radeon HD CAICOS"}, 222 {0x6763, 5, 0, RADEON_CAICOS, CHIP_DISCREET, "Radeon HD E6460"}, 223 {0x6764, 5, 0, RADEON_CAICOS, CHIP_STD, "Radeon HD CAICOS"}, 224 {0x6765, 5, 0, RADEON_CAICOS, CHIP_STD, "Radeon HD CAICOS"}, 225 {0x6766, 5, 0, RADEON_CAICOS, CHIP_STD, "Radeon HD CAICOS"}, 226 {0x6767, 5, 0, RADEON_CAICOS, CHIP_STD, "Radeon HD CAICOS"}, 227 {0x6768, 5, 0, RADEON_CAICOS, CHIP_STD, "Radeon HD CAICOS"}, 228 {0x6770, 5, 0, RADEON_CAICOS, CHIP_STD, "Radeon HD 6400"}, 229 {0x6778, 5, 0, RADEON_CAICOS, CHIP_STD, "Radeon HD CAICOS"}, 230 {0x6779, 5, 0, RADEON_CAICOS, CHIP_STD, "Radeon HD 6450"}, 231 {0x68fa, 5, 0, RADEON_CAICOS, CHIP_STD, "Radeon HD 7350"}, 232 {0x68f9, 5, 0, RADEON_CAICOS, CHIP_STD, "Radeon HD 7350"}, 233 {0x677b, 5, 0, RADEON_CAICOS, CHIP_STD, "Radeon HD 7400"}, 234 {0x6772, 5, 0, RADEON_CAICOS, CHIP_APU, "Radeon HD 7400A"}, 235 // Turks 236 {0x6740, 5, 0, RADEON_TURKS, CHIP_MOBILE, "Radeon HD 6770M"}, 237 {0x6741, 5, 0, RADEON_TURKS, CHIP_MOBILE, "Radeon HD 6650M"}, 238 {0x6742, 5, 0, RADEON_TURKS, CHIP_MOBILE, "Radeon HD 6625M"}, 239 {0x6743, 5, 0, RADEON_TURKS, CHIP_DISCREET, "Radeon HD E6760"}, 240 {0x6744, 5, 0, RADEON_TURKS, CHIP_MOBILE, "Radeon HD TURKS M"}, 241 {0x6745, 5, 0, RADEON_TURKS, CHIP_MOBILE, "Radeon HD TURKS M"}, 242 {0x6746, 5, 0, RADEON_TURKS, CHIP_STD, "Radeon HD TURKS"}, 243 {0x6747, 5, 0, RADEON_TURKS, CHIP_STD, "Radeon HD TURKS"}, 244 {0x6748, 5, 0, RADEON_TURKS, CHIP_STD, "Radeon HD TURKS"}, 245 {0x6749, 5, 0, RADEON_TURKS, CHIP_STD, "FirePro v4900"}, 246 {0x6750, 5, 0, RADEON_TURKS, CHIP_STD, "Radeon HD 6500"}, 247 {0x6758, 5, 0, RADEON_TURKS, CHIP_STD, "Radeon HD 6670"}, 248 {0x6759, 5, 0, RADEON_TURKS, CHIP_STD, "Radeon HD 6570/7570"}, 249 {0x6850, 6, 0, RADEON_TURKS, CHIP_MOBILE, "Radeon HD 7570"}, 250 {0x6840, 6, 0, RADEON_TURKS, CHIP_MOBILE, "Radeon HD 7670"}, 251 // Barts 252 {0x673e, 5, 0, RADEON_BARTS, CHIP_STD, "Radeon HD 6790"}, 253 {0x6739, 5, 0, RADEON_BARTS, CHIP_STD, "Radeon HD 6850"}, 254 {0x6738, 5, 0, RADEON_BARTS, CHIP_STD, "Radeon HD 6870"}, 255 // Cayman 256 {0x6700, 5, 0, RADEON_CAYMAN, CHIP_STD, "Radeon HD CAYMAN"}, 257 {0x6701, 5, 0, RADEON_CAYMAN, CHIP_STD, "Radeon HD CAYMAN"}, 258 {0x6702, 5, 0, RADEON_CAYMAN, CHIP_STD, "Radeon HD CAYMAN"}, 259 {0x6703, 5, 0, RADEON_CAYMAN, CHIP_STD, "Radeon HD CAYMAN"}, 260 {0x6704, 5, 0, RADEON_CAYMAN, CHIP_STD, "FirePro v????"}, 261 {0x6705, 5, 0, RADEON_CAYMAN, CHIP_STD, "Radeon HD CAYMAN"}, 262 {0x6706, 5, 0, RADEON_CAYMAN, CHIP_STD, "FirePro v????"}, 263 {0x6707, 5, 0, RADEON_CAYMAN, CHIP_STD, "Radeon HD CAYMAN"}, 264 {0x6708, 5, 0, RADEON_CAYMAN, CHIP_STD, "Radeon HD CAYMAN"}, 265 {0x6709, 5, 0, RADEON_CAYMAN, CHIP_STD, "Radeon HD CAYMAN"}, 266 {0x6718, 5, 0, RADEON_CAYMAN, CHIP_STD, "Radeon HD 6970"}, 267 {0x6719, 5, 0, RADEON_CAYMAN, CHIP_STD, "Radeon HD 6950"}, 268 {0x671c, 5, 0, RADEON_CAYMAN, CHIP_STD, "Radeon HD CAYMAN"}, 269 {0x671f, 5, 0, RADEON_CAYMAN, CHIP_STD, "Radeon HD 6900"}, 270 // Antilles (Top, Dual GPU) 271 {0x671d, 5, 0, RADEON_ANTILLES, CHIP_STD, "Radeon HD 6990"}, 272 273 274 // Introduced: Late 2011 275 // Codename: Southern Islands 276 // Process: 28 nm 277 // Cape Verde 278 {0x6820, 6, 0, RADEON_CAPEVERDE, CHIP_STD, "Radeon HD Verde"}, 279 {0x6821, 6, 0, RADEON_CAPEVERDE, CHIP_STD, "Radeon HD Verde"}, 280 {0x6823, 6, 0, RADEON_CAPEVERDE, CHIP_STD, "Radeon HD Verde"}, 281 {0x6824, 6, 0, RADEON_CAPEVERDE, CHIP_STD, "Radeon HD Verde"}, 282 {0x6825, 6, 0, RADEON_CAPEVERDE, CHIP_STD, "Radeon HD Verde"}, 283 {0x6826, 6, 0, RADEON_CAPEVERDE, CHIP_STD, "Radeon HD Verde"}, 284 {0x6827, 6, 0, RADEON_CAPEVERDE, CHIP_STD, "Radeon HD Verde"}, 285 {0x6828, 6, 0, RADEON_CAPEVERDE, CHIP_STD, "Radeon HD Verde"}, 286 {0x6829, 6, 0, RADEON_CAPEVERDE, CHIP_STD, "Radeon HD Verde"}, 287 {0x682d, 6, 0, RADEON_CAPEVERDE, CHIP_STD, "Radeon HD Verde"}, 288 {0x682f, 6, 0, RADEON_CAPEVERDE, CHIP_STD, "Radeon HD Verde"}, 289 {0x6830, 6, 0, RADEON_CAPEVERDE, CHIP_STD, "Radeon HD Verde"}, 290 {0x6831, 6, 0, RADEON_CAPEVERDE, CHIP_STD, "Radeon HD Verde"}, 291 {0x6837, 6, 0, RADEON_CAPEVERDE, CHIP_STD, "Radeon HD Verde"}, 292 {0x6838, 6, 0, RADEON_CAPEVERDE, CHIP_STD, "Radeon HD Verde"}, 293 {0x6839, 6, 0, RADEON_CAPEVERDE, CHIP_STD, "Radeon HD Verde"}, 294 {0x683b, 6, 0, RADEON_CAPEVERDE, CHIP_STD, "Radeon HD Verde"}, 295 {0x683f, 6, 0, RADEON_CAPEVERDE, CHIP_STD, "Radeon HD 7750"}, 296 {0x683d, 6, 0, RADEON_CAPEVERDE, CHIP_STD, "Radeon HD 7770"}, 297 // Pitcairn 298 {0x6800, 6, 0, RADEON_PITCAIRN, CHIP_MOBILE, "Radeon HD 7970"}, 299 {0x6801, 6, 0, RADEON_PITCAIRN, CHIP_STD, "Radeon HD Pitcairn"}, 300 {0x6802, 6, 0, RADEON_PITCAIRN, CHIP_STD, "Radeon HD Pitcairn"}, 301 {0x6808, 6, 0, RADEON_PITCAIRN, CHIP_STD, "Radeon HD Pitcairn"}, 302 {0x6809, 6, 0, RADEON_PITCAIRN, CHIP_STD, "Radeon HD Pitcairn"}, 303 {0x6810, 6, 0, RADEON_PITCAIRN, CHIP_STD, "Radeon HD Pitcairn"}, 304 {0x6818, 6, 0, RADEON_PITCAIRN, CHIP_STD, "Radeon HD 7870"}, 305 {0x6819, 6, 0, RADEON_PITCAIRN, CHIP_STD, "Radeon HD 7800"}, 306 {0x684c, 6, 0, RADEON_PITCAIRN, CHIP_STD, "Radeon HD Pitcairn"}, 307 // Tahiti 308 {0x6780, 6, 0, RADEON_TAHITI, CHIP_STD, "Radeon HD Tahiti"}, 309 {0x6784, 6, 0, RADEON_TAHITI, CHIP_STD, "Radeon HD Tahiti"}, 310 {0x6788, 6, 0, RADEON_TAHITI, CHIP_STD, "Radeon HD Tahiti"}, 311 {0x678a, 6, 0, RADEON_TAHITI, CHIP_STD, "Radeon HD Tahiti"}, 312 {0x6790, 6, 0, RADEON_TAHITI, CHIP_STD, "Radeon HD Tahiti"}, 313 {0x679e, 6, 0, RADEON_TAHITI, CHIP_STD, "Radeon HD Tahiti"}, 314 {0x679f, 6, 0, RADEON_TAHITI, CHIP_STD, "Radeon HD Tahiti"}, 315 {0x679a, 6, 0, RADEON_TAHITI, CHIP_STD, "Radeon HD 7950"}, 316 {0x6798, 6, 0, RADEON_TAHITI, CHIP_STD, "Radeon HD 7970"}, 317 {0x6799, 6, 0, RADEON_TAHITI, CHIP_STD, "Radeon HD 7990"}, 318 // Aruba DCE 6.1 Trinity / Richland 319 {0x9990, 6, 1, RADEON_ARUBA, CHIP_APU, "Radeon HD 7920"}, 320 // Oland DCE 6,4 321 // Hainan NODCE. No display hardware, OpenCL 3D engine. 322 323 // Introduced: Late 2013 324 // Codename: Sea Islands 325 // Process: 28 nm 326 // Kaveri DCE 8.1 327 // Bonaire DCE 8.2 328 {0x6649, 8, 2, RADEON_BONAIRE, CHIP_STD, "Radeon HD Bonaire"}, 329 {0x6650, 8, 2, RADEON_BONAIRE, CHIP_STD, "Radeon HD Bonaire"}, 330 {0x6651, 8, 2, RADEON_BONAIRE, CHIP_STD, "Radeon HD Bonaire"}, 331 {0x6658, 8, 2, RADEON_BONAIRE, CHIP_STD, "Radeon HD Bonaire"}, 332 {0x665c, 8, 2, RADEON_BONAIRE, CHIP_STD, "Radeon HD 7790"}, 333 {0x665d, 8, 2, RADEON_BONAIRE, CHIP_STD, "Radeon HD Bonaire"}, 334 // Kabini DCE 8.3 335 336 // Introduced: 2014? 337 // Codename: Volcanic Islands 338 // Process: 20 nm 339 340 // Introduced: 2015? 341 // Codename: Pirate Islands 342 // Process: ?? nm 343 }; 344 345 346 int32 api_version = B_CUR_DRIVER_API_VERSION; 347 348 349 char* gDeviceNames[MAX_CARDS + 1]; 350 radeon_info* gDeviceInfo[MAX_CARDS]; 351 pci_module_info* gPCI; 352 mutex gLock; 353 354 355 static status_t 356 get_next_radeon_hd(int32* _cookie, pci_info &info, uint32 &type) 357 { 358 int32 index = *_cookie; 359 360 // find devices 361 362 for (; gPCI->get_nth_pci_info(index, &info) == B_OK; index++) { 363 // check vendor 364 if (info.vendor_id != VENDOR_ID_ATI 365 || info.class_base != PCI_display 366 || info.class_sub != PCI_vga) 367 continue; 368 369 // check device 370 for (uint32 i = 0; i < sizeof(kSupportedDevices) 371 / sizeof(kSupportedDevices[0]); i++) { 372 if (info.device_id == kSupportedDevices[i].pciID) { 373 type = i; 374 *_cookie = index + 1; 375 return B_OK; 376 } 377 } 378 } 379 380 return B_ENTRY_NOT_FOUND; 381 } 382 383 384 extern "C" const char** 385 publish_devices(void) 386 { 387 TRACE("%s\n", __func__); 388 return (const char**)gDeviceNames; 389 } 390 391 392 extern "C" status_t 393 init_hardware(void) 394 { 395 TRACE("%s\n", __func__); 396 397 status_t status = get_module(B_PCI_MODULE_NAME, (module_info**)&gPCI); 398 if (status != B_OK) { 399 ERROR("%s: ERROR: pci module unavailable\n", __func__); 400 return status; 401 } 402 403 int32 cookie = 0; 404 uint32 type; 405 pci_info info; 406 status = get_next_radeon_hd(&cookie, info, type); 407 408 put_module(B_PCI_MODULE_NAME); 409 return status; 410 } 411 412 413 extern "C" status_t 414 init_driver(void) 415 { 416 TRACE("%s\n", __func__); 417 418 status_t status = get_module(B_PCI_MODULE_NAME, (module_info**)&gPCI); 419 if (status != B_OK) { 420 ERROR("%s: ERROR: pci module unavailable\n", __func__); 421 return status; 422 } 423 424 mutex_init(&gLock, "radeon hd ksync"); 425 426 // find devices 427 428 int32 found = 0; 429 430 for (int32 cookie = 0; found < MAX_CARDS;) { 431 pci_info* info = (pci_info*)malloc(sizeof(pci_info)); 432 if (info == NULL) 433 break; 434 435 uint32 type; 436 status = get_next_radeon_hd(&cookie, *info, type); 437 if (status < B_OK) { 438 free(info); 439 break; 440 } 441 442 // create device names & allocate device info structure 443 444 char name[64]; 445 sprintf(name, "graphics/radeon_hd_%02x%02x%02x", 446 info->bus, info->device, 447 info->function); 448 449 gDeviceNames[found] = strdup(name); 450 if (gDeviceNames[found] == NULL) 451 break; 452 453 gDeviceInfo[found] = (radeon_info*)malloc(sizeof(radeon_info)); 454 if (gDeviceInfo[found] == NULL) { 455 free(gDeviceNames[found]); 456 break; 457 } 458 459 // initialize the structure for later use 460 461 memset(gDeviceInfo[found], 0, sizeof(radeon_info)); 462 gDeviceInfo[found]->init_status = B_NO_INIT; 463 gDeviceInfo[found]->id = found; 464 gDeviceInfo[found]->pci = info; 465 gDeviceInfo[found]->registers = info->u.h0.base_registers[0]; 466 gDeviceInfo[found]->pciID = kSupportedDevices[type].pciID; 467 gDeviceInfo[found]->deviceName = kSupportedDevices[type].deviceName; 468 gDeviceInfo[found]->chipsetID = kSupportedDevices[type].chipsetID; 469 gDeviceInfo[found]->dceMajor = kSupportedDevices[type].dceMajor; 470 gDeviceInfo[found]->dceMinor = kSupportedDevices[type].dceMinor; 471 gDeviceInfo[found]->chipsetFlags = kSupportedDevices[type].chipsetFlags; 472 473 ERROR("%s: GPU(%ld) %s, revision = 0x%x\n", __func__, found, 474 kSupportedDevices[type].deviceName, info->revision); 475 476 found++; 477 } 478 479 gDeviceNames[found] = NULL; 480 481 if (found == 0) { 482 mutex_destroy(&gLock); 483 put_module(B_AGP_GART_MODULE_NAME); 484 put_module(B_PCI_MODULE_NAME); 485 ERROR("%s: no supported devices found\n", __func__); 486 return ENODEV; 487 } 488 489 return B_OK; 490 } 491 492 493 extern "C" void 494 uninit_driver(void) 495 { 496 TRACE("%s\n", __func__); 497 498 mutex_destroy(&gLock); 499 500 // free device related structures 501 char* name; 502 for (int32 index = 0; (name = gDeviceNames[index]) != NULL; index++) { 503 free(gDeviceInfo[index]); 504 free(name); 505 } 506 507 put_module(B_PCI_MODULE_NAME); 508 } 509 510 511 extern "C" device_hooks* 512 find_device(const char* name) 513 { 514 int index; 515 516 TRACE("%s\n", __func__); 517 518 for (index = 0; gDeviceNames[index] != NULL; index++) { 519 if (!strcmp(name, gDeviceNames[index])) 520 return &gDeviceHooks; 521 } 522 523 ERROR("%s: %s wasn't found!\n", __func__, name); 524 return NULL; 525 } 526 527