1 /* 2 * Copyright 2011-2012, Haiku Inc. All rights reserved. 3 * Distributed under the terms of the MIT License. 4 * 5 * Authors: 6 * Jian Chiang <j.jian.chiang@gmail.com> 7 * Jérôme Duval <jerome.duval@gmail.com> 8 * Akshay Jaggi <akshay1994.leo@gmail.com> 9 */ 10 #ifndef XHCI_HARDWARE_H 11 #define XHCI_HARDWARE_H 12 13 // PCI IDs 14 #define PCI_VENDOR_INTEL 0x8086 15 #define PCI_DEVICE_INTEL_PANTHER_POINT_XHCI 0x1e31 16 #define PCI_DEVICE_INTEL_LYNX_POINT_XHCI 0x8c31 17 #define PCI_DEVICE_INTEL_LYNX_POINT_LP_XHCI 0x9c31 18 #define PCI_DEVICE_INTEL_BAYTRAIL_XHCI 0x0f35 19 20 // Intel quirks registers in PCI config 21 #define XHCI_INTEL_USB3PRM 0xdc // USB 3.0 Port Routing Mask 22 #define XHCI_INTEL_USB3_PSSEN 0xd8 // USB 3.0 Port SuperSpeed Enable 23 #define XHCI_INTEL_USB2PRM 0xd4 // USB 2.0 Port Routing Mask 24 #define XHCI_INTEL_XUSB2PR 0xd0 // USB 2.0 Port Routing 25 26 // Host Controller Capability Registers 27 #define XHCI_HCI_CAPLENGTH 0x00 // HCI Capability Register Length 28 #define HCI_CAPLENGTH(p) (((p) >> 0) & 0xff) 29 #define HCI_VERSION(p) (((p) >> 16) & 0xffff) // HCI Version 30 #define XHCI_HCSPARAMS1 0x04 // Structural Parameters 1 31 // HCSPARAMS1 32 #define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff) 33 #define HCS_MAX_PORTS(p) (((p) >> 24) & 0xff) 34 #define XHCI_HCSPARAMS2 0x08 // Structural Parameters 2 35 #define HCS_IST(p) (((p) >> 0) & 0xf) 36 #define HCS_ERST_MAX(p) (((p) >> 4) & 0xf) 37 #define HCS_SPR(p) (((p) >> 26) & 0x1) 38 #define HCS_MAX_SC_BUFFERS(p) (((((p) >> 21) & 0x1f)<<5)|(((p) >> 27) & 0x1f)) 39 #define XHCI_HCSPARAMS3 0x0C // Structural Parameters 3 40 #define HCS_U1_DEVICE_LATENCY(p) (((p) >> 0) & 0xff) 41 #define HCS_U2_DEVICE_LATENCY(p) (((p) >> 16) & 0xffff) 42 #define XHCI_HCCPARAMS 0x10 // Capability Parameters 43 #define XHCI_DBOFF 0x14 // Doorbell Register offset 44 #define XHCI_RTSOFF 0x18 // Runtime Register Space offset 45 46 47 // Host Controller Operational Registers 48 #define XHCI_CMD 0x00 // USB Command 49 // USB Command Register 50 #define CMD_RUN (1 << 0) 51 #define CMD_HCRST (1 << 1) // Host Controller Reset 52 #define CMD_EIE (1 << 2) 53 #define CMD_HSEIE (1 << 3) 54 55 #define XHCI_STS 0x04 // USB Status 56 // USB Status Register 57 #define STS_HCH (1 << 0) 58 #define STS_HSE (1 << 2) 59 #define STS_EINT (1 << 3) 60 #define STS_PCD (1 << 4) 61 #define STS_CNR (1 << 11) 62 #define STS_HCE (1 << 12) 63 #define XHCI_PAGESIZE 0x08 // PAGE SIZE 64 #define XHCI_DNCTRL 0x14 65 // Section 5.4.5 66 #define XHCI_CRCR_LO 0x18 67 #define XHCI_CRCR_HI 0x1C 68 #define CRCR_RCS (1<<0) 69 // Section 5.4.6 70 #define XHCI_DCBAAP_LO 0x30 71 #define XHCI_DCBAAP_HI 0x34 72 // Section 5.4.7 73 #define XHCI_CONFIG 0x38 74 75 76 // Host Controller Runtime Registers 77 // Section 5.5.2.1 78 #define XHCI_IMAN(n) (0x0020 + (0x20 * (n))) 79 // IMAN 80 #define IMAN_INTR_ENA 0x00000002 81 // Section 5.5.2.2 82 #define XHCI_IMOD(n) (0x0024 + (0x20 * (n))) 83 // Section 5.5.2.3.1 84 #define XHCI_ERSTSZ(n) (0x0028 + (0x20 * (n))) 85 // ERSTSZ 86 #define XHCI_ERSTS_SET(x) ((x) & 0xFFFF) 87 // Section 5.5.2.3.2 88 #define XHCI_ERSTBA_LO(n) (0x0030 + (0x20 * (n))) 89 #define XHCI_ERSTBA_HI(n) (0x0034 + (0x20 * (n))) 90 // Section 5.5.2.3.3 91 #define XHCI_ERDP_LO(n) (0x0038 + (0x20 * (n))) 92 #define XHCI_ERDP_HI(n) (0x003C + (0x20 * (n))) 93 // Event Handler Busy (EHB) 94 #define ERST_EHB (1 << 3) 95 96 97 // Host Controller Doorbell Registers 98 #define XHCI_DOORBELL(n) (0x0000 + (4 * (n))) 99 #define XHCI_DOORBELL_TARGET(x) ((x) & 0xff) 100 #define XHCI_DOORBELL_TARGET_GET(x) ((x) & 0xff) 101 #define XHCI_DOORBELL_STREAMID(x) (((x) & 0xffff) << 16) 102 #define XHCI_DOORBELL_STREAMID_GET(x) (((x) >> 16) & 0xffff) 103 104 105 // Extended Capabilities 106 #define XECP_ID(x) ((x) & 0xff) 107 #define HCS0_XECP(x) (((x) >> 16) & 0xffff) 108 #define XECP_NEXT(x) (((x) >> 8) & 0xff) 109 #define XHCI_LEGSUP_CAPID 0x01 110 #define XHCI_LEGSUP_OSOWNED (1 << 24) // OS Owned Semaphore 111 #define XHCI_LEGSUP_BIOSOWNED (1 << 16) // BIOS Owned Semaphore 112 113 #define XHCI_LEGCTLSTS 0x04 114 #define XHCI_LEGCTLSTS_DISABLE_SMI ((0x7 << 1) + (0xff << 5) + (0x7 << 17)) 115 #define XHCI_LEGCTLSTS_EVENTS_SMI (0x7 << 29) 116 117 #define XHCI_SUPPORTED_PROTOCOLS_CAPID 0x02 118 #define XHCI_SUPPORTED_PROTOCOLS_0_MINOR(x) (((x) >> 16) & 0xff) 119 #define XHCI_SUPPORTED_PROTOCOLS_0_MAJOR(x) (((x) >> 24) & 0xff) 120 121 #define XHCI_SUPPORTED_PROTOCOLS_1_COUNT(x) (((x) >> 8) & 0xff) 122 #define XHCI_SUPPORTED_PROTOCOLS_1_OFFSET(x) (((x) >> 0) & 0xff) 123 124 125 126 // Port status Registers 127 // Section 5.4.8 128 #define XHCI_PORTSC(n) (0x400 + (0x10 * (n))) 129 #define PS_CCS (1 << 0) 130 #define PS_PED (1 << 1) 131 #define PS_OCA (1 << 3) 132 #define PS_PR (1 << 4) 133 #define PS_PP (1 << 9) 134 #define PS_SPEED_GET(x) (((x) >> 10) & 0xF) 135 #define PS_LWS (1 << 16) 136 #define PS_CSC (1 << 17) 137 #define PS_PEC (1 << 18) 138 #define PS_WRC (1 << 19) 139 #define PS_OCC (1 << 20) 140 #define PS_PRC (1 << 21) 141 #define PS_PLC (1 << 22) 142 #define PS_CEC (1 << 23) 143 #define PS_CAS (1 << 24) 144 #define PS_WCE (1 << 25) 145 #define PS_WDE (1 << 26) 146 #define PS_WPR (1 << 30) 147 148 #define PS_CLEAR 0x80FF00F7U 149 150 #define PS_PLS_MASK (0xf << 5) 151 #define PS_XDEV_U0 (0x0 << 5) 152 #define PS_XDEV_U3 (0x3 << 5) 153 154 155 // Completion Code 156 #define TRB_2_COMP_CODE_GET(x) (((x) >> 24) & 0xff) 157 #define COMP_INVALID 0 158 #define COMP_SUCCESS 1 159 #define COMP_DATA_BUFFER 2 160 #define COMP_BABBLE 3 161 #define COMP_USB_TRANSACTION 4 162 #define COMP_TRB 5 163 #define COMP_STALL 6 164 #define COMP_RESOURCE 7 165 #define COMP_BANDWIDTH 8 166 #define COMP_NO_SLOTS 9 167 #define COMP_INVALID_STREAM 10 168 #define COMP_SLOT_NOT_ENABLED 11 169 #define COMP_ENDPOINT_NOT_ENABLED 12 170 #define COMP_SHORT_PACKET 13 171 #define COMP_RING_UNDERRUN 14 172 #define COMP_RING_OVERRUN 15 173 #define COMP_VF_RING_FULL 16 174 #define COMP_PARAMETER 17 175 #define COMP_BANDWIDTH_OVERRUN 18 176 #define COMP_CONTEXT_STATE 19 177 #define COMP_NO_PING_RESPONSE 20 178 #define COMP_EVENT_RING_FULL 21 179 #define COMP_INCOMPATIBLE_DEVICE 22 180 #define COMP_MISSED_SERVICE 23 181 #define COMP_COMMAND_RING_STOPPED 24 182 #define COMP_COMMAND_ABORTED 25 183 #define COMP_STOPPED 26 184 #define COMP_LENGTH_INVALID 27 185 #define COMP_MAX_EXIT_LATENCY 29 186 #define COMP_ISOC_OVERRUN 31 187 #define COMP_EVENT_LOST 32 188 #define COMP_UNDEFINED 33 189 #define COMP_INVALID_STREAM_ID 34 190 #define COMP_SECONDARY_BANDWIDTH 35 191 #define COMP_SPLIT_TRANSACTION 36 192 193 #define TRB_2_TD_SIZE(x) (((x) & 0x1F) << 17) 194 #define TRB_2_TD_SIZE_GET(x) (((x) >> 17) & 0x1F) 195 #define TRB_2_REM(x) ((x) & 0xFFFFFF) 196 #define TRB_2_REM_GET(x) ((x) & 0xFFFFFF) 197 #define TRB_2_BYTES(x) ((x) & 0x1FFFF) 198 #define TRB_2_BYTES_GET(x) ((x) & 0x1FFFF) 199 #define TRB_2_IRQ(x) (((x) & 0x3FF) << 22) 200 #define TRB_2_IRQ_GET(x) (((x) >> 22) & 0x3FF) 201 #define TRB_2_STREAM(x) (((x) & 0xFF) << 16) 202 #define TRB_2_STREAM_GET(x) (((x) >> 16) & 0xFF) 203 204 #define TRB_3_TYPE(x) (((x) & 0x3F) << 10) 205 #define TRB_3_TYPE_GET(x) (((x) >> 10) & 0x3F) 206 // TRB Type (table 131) 207 #define TRB_TYPE_NORMAL 1 208 #define TRB_TYPE_SETUP_STAGE 2 209 #define TRB_TYPE_DATA_STAGE 3 210 #define TRB_TYPE_STATUS_STAGE 4 211 #define TRB_TYPE_ISOCH 5 212 #define TRB_TYPE_LINK 6 213 #define TRB_TYPE_EVENT_DATA 7 214 #define TRB_TYPE_TR_NOOP 8 215 // commands 216 #define TRB_TYPE_ENABLE_SLOT 9 217 #define TRB_TYPE_DISABLE_SLOT 10 218 #define TRB_TYPE_ADDRESS_DEVICE 11 219 #define TRB_TYPE_CONFIGURE_ENDPOINT 12 220 #define TRB_TYPE_EVALUATE_CONTEXT 13 221 #define TRB_TYPE_RESET_ENDPOINT 14 222 #define TRB_TYPE_STOP_ENDPOINT 15 223 #define TRB_TYPE_SET_TR_DEQUEUE 16 224 #define TRB_TYPE_RESET_DEVICE 17 225 #define TRB_TYPE_FORCE_EVENT 18 226 #define TRB_TYPE_NEGOCIATE_BW 19 227 #define TRB_TYPE_SET_LATENCY_TOLERANCE 20 228 #define TRB_TYPE_GET_PORT_BW 21 229 #define TRB_TYPE_FORCE_HEADER 22 230 #define TRB_TYPE_CMD_NOOP 23 231 // events 232 #define TRB_TYPE_TRANSFER 32 233 #define TRB_TYPE_COMMAND_COMPLETION 33 234 #define TRB_TYPE_PORT_STATUS_CHANGE 34 235 #define TRB_TYPE_BANDWIDTH_REQUEST 35 236 #define TRB_TYPE_DOORBELL 36 237 #define TRB_TYPE_HOST_CONTROLLER 37 238 #define TRB_TYPE_DEVICE_NOTIFICATION 38 239 #define TRB_TYPE_MFINDEX_WRAP 39 240 // vendor 241 #define TRB_TYPE_NEC_COMMAND_COMPLETION 48 242 #define TRB_TYPE_NEC_GET_FIRMWARE_REV 49 243 244 #define TRB_3_CYCLE_BIT (1U << 0) 245 #define TRB_3_TC_BIT (1U << 1) 246 #define TRB_3_ENT_BIT (1U << 1) 247 #define TRB_3_ISP_BIT (1U << 2) 248 #define TRB_3_NSNOOP_BIT (1U << 3) 249 #define TRB_3_CHAIN_BIT (1U << 4) 250 #define TRB_3_IOC_BIT (1U << 5) 251 #define TRB_3_IDT_BIT (1U << 6) 252 #define TRB_3_BEI_BIT (1U << 9) 253 #define TRB_3_DCEP_BIT (1U << 9) 254 #define TRB_3_PRSV_BIT (1U << 9) 255 #define TRB_3_BSR_BIT (1U << 9) 256 #define TRB_3_TRT_MASK (3U << 16) 257 #define TRB_3_DIR_IN (1U << 16) 258 #define TRB_3_TRT_OUT (2U << 16) 259 #define TRB_3_TRT_IN (3U << 16) 260 #define TRB_3_SUSPEND_ENDPOINT_BIT (1U << 23) 261 #define TRB_3_ISO_SIA_BIT (1U << 31) 262 263 #define TRB_3_TBC(x) (((x) & 0x3) << 7) 264 #define TRB_3_TBC_GET(x) (((x) >> 7) & 0x3) 265 #define TRB_3_TLBPC(x) (((x) & 0xf) << 16) 266 #define TRB_3_TLBPC_GET(x) (((x) >> 16) & 0xf) 267 #define TRB_3_ENDPOINT(x) (((x) & 0xf) << 16) 268 #define TRB_3_ENDPOINT_GET(x) (((x) >> 16) & 0xf) 269 #define TRB_3_FRID(x) (((x) & 0x7ff) << 20) 270 #define TRB_3_FRID_GET(x) (((x) >> 20) & 0x7ff) 271 #define TRB_3_SLOT(x) (((x) & 0xff) << 24) 272 #define TRB_3_SLOT_GET(x) (((x) >> 24) & 0xff) 273 274 275 #define XHCI_MAX_EVENTS (16 * 13) 276 #define XHCI_MAX_COMMANDS (16 * 1) 277 #define XHCI_MAX_SLOTS 255 278 #define XHCI_MAX_PORTS 127 279 #define XHCI_MAX_ENDPOINTS 32 280 #define XHCI_MAX_SCRATCHPADS 32 281 #define XHCI_MAX_DEVICES 128 282 #define XHCI_MAX_TRANSFERS 4 283 #define XHCI_MAX_TRBS_PER_TD 18 284 285 286 struct xhci_trb { 287 uint64 qwtrb0; 288 uint32 dwtrb2; 289 uint32 dwtrb3; 290 } __attribute__((__aligned__(4))); 291 292 293 struct xhci_segment { 294 xhci_trb * trbs; 295 xhci_segment * next; 296 }; 297 298 299 struct xhci_ring { 300 xhci_segment * first_seg; 301 xhci_trb * enqueue; 302 xhci_trb * dequeue; 303 }; 304 305 306 // Section 6.5 307 struct xhci_erst_element { 308 uint64 rs_addr; 309 uint32 rs_size; 310 uint32 rsvdz; 311 } __attribute__((__aligned__(64))); 312 313 314 struct xhci_device_context_array { 315 uint64 baseAddress[XHCI_MAX_SLOTS]; 316 struct { 317 uint64 padding; 318 } __attribute__((__aligned__(64))); 319 uint64 scratchpad[XHCI_MAX_SCRATCHPADS]; 320 }; 321 322 323 struct xhci_slot_ctx { 324 uint32 dwslot0; 325 uint32 dwslot1; 326 uint32 dwslot2; 327 uint32 dwslot3; 328 uint32 reserved[4]; 329 }; 330 331 #define SLOT_0_ROUTE(x) ((x) & 0xFFFFF) 332 #define SLOT_0_ROUTE_GET(x) ((x) & 0xFFFFF) 333 #define SLOT_0_SPEED(x) (((x) & 0xF) << 20) 334 #define SLOT_0_SPEED_GET(x) (((x) >> 20) & 0xF) 335 #define SLOT_0_MTT_BIT (1U << 25) 336 #define SLOT_0_HUB_BIT (1U << 26) 337 #define SLOT_0_NUM_ENTRIES(x) (((x) & 0x1F) << 27) 338 #define SLOT_0_NUM_ENTRIES_GET(x) (((x) >> 27) & 0x1F) 339 340 #define SLOT_1_MAX_EXIT_LATENCY(x) ((x) & 0xFFFF) 341 #define SLOT_1_MAX_EXIT_LATENCY_GET(x) ((x) & 0xFFFF) 342 #define SLOT_1_RH_PORT(x) (((x) & 0xFF) << 16) 343 #define SLOT_1_RH_PORT_GET(x) (((x) >> 16) & 0xFF) 344 #define SLOT_1_NUM_PORTS(x) (((x) & 0xFF) << 24) 345 #define SLOT_1_NUM_PORTS_GET(x) (((x) >> 24) & 0xFF) 346 347 #define SLOT_2_TT_HUB_SLOT(x) ((x) & 0xFF) 348 #define SLOT_2_TT_HUB_SLOT_GET(x) ((x) & 0xFF) 349 #define SLOT_2_PORT_NUM(x) (((x) & 0xFF) << 8) 350 #define SLOT_2_PORT_NUM_GET(x) (((x) >> 8) & 0xFF) 351 #define SLOT_2_TT_TIME(x) (((x) & 0x3) << 16) 352 #define SLOT_2_TT_TIME_GET(x) (((x) >> 16) & 0x3) 353 #define SLOT_2_IRQ_TARGET(x) (((x) & 0x7F) << 22) 354 #define SLOT_2_IRQ_TARGET_GET(x) (((x) >> 22) & 0x7F) 355 356 #define SLOT_3_DEVICE_ADDRESS(x) ((x) & 0xFF) 357 #define SLOT_3_DEVICE_ADDRESS_GET(x) ((x) & 0xFF) 358 #define SLOT_3_SLOT_STATE(x) (((x) & 0x1F) << 27) 359 #define SLOT_3_SLOT_STATE_GET(x) (((x) >> 27) & 0x1F) 360 361 #define HUB_TTT_GET(x) (((x) >> 5) & 0x3) 362 363 struct xhci_endpoint_ctx { 364 uint32 dwendpoint0; 365 uint32 dwendpoint1; 366 uint64 qwendpoint2; 367 uint32 dwendpoint4; 368 uint32 reserved[3]; 369 }; 370 371 372 #define ENDPOINT_0_STATE(x) ((x) & 0x3) 373 #define ENDPOINT_0_STATE_GET(x) ((x) & 0x3) 374 #define ENDPOINT_0_MULT(x) (((x) & 0x3) << 8) 375 #define ENDPOINT_0_MULT_GET(x) (((x) >> 8) & 0x3) 376 #define ENDPOINT_0_MAXPSTREAMS(x) (((x) & 0x1F) << 10) 377 #define ENDPOINT_0_MAXPSTREAMS_GET(x) (((x) >> 10) & 0x1F) 378 #define ENDPOINT_0_LSA_BIT (1U << 15) 379 #define ENDPOINT_0_INTERVAL(x) (((x) & 0xFF) << 16) 380 #define ENDPOINT_0_INTERVAL_GET(x) (((x) >> 16) & 0xFF) 381 382 #define ENDPOINT_1_CERR(x) (((x) & 0x3) << 1) 383 #define ENDPOINT_1_CERR_GET(x) (((x) >> 1) & 0x3) 384 #define ENDPOINT_1_EPTYPE(x) (((x) & 0x7) << 3) 385 #define ENDPOINT_1_EPTYPE_GET(x) (((x) >> 3) & 0x7) 386 #define ENDPOINT_1_HID_BIT (1U << 7) 387 #define ENDPOINT_1_MAXBURST(x) (((x) & 0xFF) << 8) 388 #define ENDPOINT_1_MAXBURST_GET(x) (((x) >> 8) & 0xFF) 389 #define ENDPOINT_1_MAXPACKETSIZE(x) (((x) & 0xFFFF) << 16) 390 #define ENDPOINT_1_MAXPACKETSIZE_GET(x) (((x) >> 16) & 0xFFFF) 391 392 #define ENDPOINT_2_DCS_BIT (1U << 0) 393 394 #define ENDPOINT_4_AVGTRBLENGTH(x) ((x) & 0xFFFF) 395 #define ENDPOINT_4_AVGTRBLENGTH_GET(x) ((x) & 0xFFFF) 396 #define ENDPOINT_4_MAXESITPAYLOAD(x) (((x) & 0xFFFF) << 16) 397 #define ENDPOINT_4_MAXESITPAYLOAD_GET(x) (((x) >> 16) & 0xFFFF) 398 399 400 struct xhci_stream_ctx { 401 uint64 qwstream0; 402 uint32 reserved[2]; 403 }; 404 405 406 struct xhci_input_ctx { 407 uint32 dropFlags; 408 uint32 addFlags; 409 uint32 reserved[6]; 410 }; 411 412 413 struct xhci_input_device_ctx { 414 struct xhci_input_ctx input; 415 struct xhci_slot_ctx slot; 416 struct xhci_endpoint_ctx endpoints[XHCI_MAX_ENDPOINTS - 1]; 417 }; 418 419 420 struct xhci_device_ctx { 421 struct xhci_slot_ctx slot; 422 struct xhci_endpoint_ctx endpoints[XHCI_MAX_ENDPOINTS - 1]; 423 }; 424 425 426 #define XHCI_ENDPOINT_ID(pipe) (2 * pipe->EndpointAddress() \ 427 + (pipe->Direction() != Pipe::Out ? 1 : 0)) 428 429 430 #endif // !XHCI_HARDWARE_H 431