xref: /haiku/src/add-ons/accelerants/radeon_hd/gpu.h (revision aed35104852941f0f6f3d1dcc5338b5f337d0a3c)
1 /*
2  * Copyright 2006-2011, Haiku, Inc. All Rights Reserved.
3  * Distributed under the terms of the MIT License.
4  *
5  * Authors:
6  *		Alexander von Gluck, kallisti5@unixzen.com
7  */
8 #ifndef RADEON_HD_GPU_H
9 #define RADEON_HD_GPU_H
10 
11 
12 #include "accelerant.h"
13 
14 #include <video_configuration.h>
15 
16 
17 // GPU Control registers. These are combined as
18 // the registers exist on all models, some flags
19 // are different though and are commented as such
20 #define CP_ME_CNTL					0x86D8
21 #define     CP_ME_HALT				(1 << 28)
22 #define     CP_PFP_HALT				(1 << 26)
23 #define CP_ME_RAM_DATA				0xC160
24 #define CP_ME_RAM_RADDR				0xC158
25 #define CP_ME_RAM_WADDR				0xC15C
26 #define CP_MEQ_THRESHOLDS			0x8764
27 #define     STQ_SPLIT(x)			((x) << 0)
28 #define CP_PERFMON_CNTL				0x87FC
29 #define CP_PFP_UCODE_ADDR			0xC150
30 #define CP_PFP_UCODE_DATA			0xC154
31 #define CP_QUEUE_THRESHOLDS			0x8760
32 #define     ROQ_IB1_START(x)		((x) << 0)
33 #define     ROQ_IB2_START(x)		((x) << 8)
34 #define CP_RB_BASE					0xC100
35 #define CP_RB_CNTL					0xC104
36 #define     RB_BUFSZ(x)				((x) << 0)
37 #define     RB_BLKSZ(x)				((x) << 8)
38 #define     RB_NO_UPDATE			(1 << 27)
39 #define     RB_RPTR_WR_ENA			(1 << 31)
40 #define     BUF_SWAP_32BIT			(2 << 16)
41 #define CP_RB_RPTR					0x8700
42 #define CP_RB_RPTR_ADDR				0xC10C
43 #define     RB_RPTR_SWAP(x)			((x) << 0)
44 #define CP_RB_RPTR_ADDR_HI			0xC110
45 #define CP_RB_RPTR_WR				0xC108
46 #define CP_RB_WPTR					0xC114
47 #define CP_RB_WPTR_ADDR				0xC118
48 #define CP_RB_WPTR_ADDR_HI			0xC11C
49 #define CP_RB_WPTR_DELAY			0x8704
50 #define CP_SEM_WAIT_TIMER			0x85BC
51 #define CP_DEBUG					0xC1FC
52 
53 #define	NI_GRBM_CNTL				0x8000
54 #define		GRBM_READ_TIMEOUT(x)	((x) << 0)
55 #define	GRBM_STATUS					0x8010
56 #define		CMDFIFO_AVAIL_MASK		0x0000000F
57 #define		RING2_RQ_PENDING		(1 << 4)
58 #define		SRBM_RQ_PENDING			(1 << 5)
59 #define		RING1_RQ_PENDING		(1 << 6)
60 #define		CF_RQ_PENDING			(1 << 7)
61 #define		PF_RQ_PENDING			(1 << 8)
62 #define		GDS_DMA_RQ_PENDING		(1 << 9)
63 #define		GRBM_EE_BUSY			(1 << 10)
64 #define		SX_CLEAN				(1 << 11) // ni
65 #define		VC_BUSY					(1 << 11) // r600
66 #define		DB_CLEAN				(1 << 12)
67 #define		CB_CLEAN				(1 << 13)
68 #define		TA_BUSY 				(1 << 14)
69 #define		GDS_BUSY 				(1 << 15)
70 #define		VGT_BUSY_NO_DMA			(1 << 16)
71 #define		VGT_BUSY				(1 << 17)
72 #define		IA_BUSY_NO_DMA			(1 << 18) // ni
73 #define		TA03_BUSY				(1 << 18) // r600
74 #define		IA_BUSY					(1 << 19) // ni
75 #define		TC_BUSY					(1 << 19) // r600
76 #define		SX_BUSY 				(1 << 20)
77 #define		SH_BUSY 				(1 << 21)
78 #define		SPI_BUSY				(1 << 22) // AKA SPI03_BUSY r600
79 #define		SMX_BUSY				(1 << 23)
80 #define		SC_BUSY 				(1 << 24)
81 #define		PA_BUSY 				(1 << 25)
82 #define		DB_BUSY 				(1 << 26) // AKA DB03_BUSY r600
83 #define		CR_BUSY					(1 << 27)
84 #define		CP_COHERENCY_BUSY      	(1 << 28)
85 #define		CP_BUSY 				(1 << 29)
86 #define		CB_BUSY 				(1 << 30)
87 #define		GUI_ACTIVE				(1 << 31)
88 #define	GRBM_STATUS2				0x8014	// AKA GRBM_STATUS_SE0 ON NI
89 #define     CR_CLEAN				(1 << 0)
90 #define     SMX_CLEAN				(1 << 1)
91 #define     SPI0_BUSY				(1 << 8)
92 #define     SPI1_BUSY				(1 << 9)
93 #define     SPI2_BUSY				(1 << 10)
94 #define     SPI3_BUSY				(1 << 11)
95 #define     TA0_BUSY				(1 << 12)
96 #define     TA1_BUSY				(1 << 13)
97 #define     TA2_BUSY				(1 << 14)
98 #define     TA3_BUSY				(1 << 15)
99 #define     DB0_BUSY				(1 << 16)
100 #define     DB1_BUSY				(1 << 17)
101 #define     DB2_BUSY				(1 << 18)
102 #define     DB3_BUSY				(1 << 19)
103 #define     CB0_BUSY				(1 << 20)
104 #define     CB1_BUSY				(1 << 21)
105 #define     CB2_BUSY				(1 << 22)
106 #define     CB3_BUSY				(1 << 23)
107 #define	NI_GRBM_STATUS_SE1			0x8018
108 #define		SE_SX_CLEAN				(1 << 0)
109 #define		SE_DB_CLEAN				(1 << 1)
110 #define		SE_CB_CLEAN				(1 << 2)
111 #define		SE_VGT_BUSY				(1 << 23)
112 #define		SE_PA_BUSY				(1 << 24)
113 #define		SE_TA_BUSY				(1 << 25)
114 #define		SE_SX_BUSY				(1 << 26)
115 #define		SE_SPI_BUSY				(1 << 27)
116 #define		SE_SH_BUSY				(1 << 28)
117 #define		SE_SC_BUSY				(1 << 29)
118 #define		SE_DB_BUSY				(1 << 30)
119 #define		SE_CB_BUSY				(1 << 31)
120 #define	GRBM_SOFT_RESET				0x8020
121 #define SRBM_STATUS					0x0E50
122 #define		RLC_RQ_PENDING			(1 << 3)
123 #define		RCU_RQ_PENDING			(1 << 4)
124 #define		GRBM_RQ_PENDING			(1 << 5)
125 #define		HI_RQ_PENDING			(1 << 6)
126 #define		IO_EXTERN_SIGNAL		(1 << 7)
127 #define		VMC_BUSY				(1 << 8)
128 #define		MCB_BUSY				(1 << 9)
129 #define		MCDZ_BUSY				(1 << 10)
130 #define		MCDY_BUSY				(1 << 11)
131 #define		MCDX_BUSY				(1 << 12)
132 #define		MCDW_BUSY				(1 << 13)
133 #define		SEM_BUSY				(1 << 14)
134 #define		SRBM_STATUS__RLC_BUSY	(1 << 15)
135 #define		PDMA_BUSY				(1 << 16)
136 #define		IH_BUSY					(1 << 17)
137 #define		CSC_BUSY				(1 << 20)
138 #define		CMC7_BUSY				(1 << 21)
139 #define		CMC6_BUSY				(1 << 22)
140 #define		CMC5_BUSY				(1 << 23)
141 #define		CMC4_BUSY				(1 << 24)
142 #define		CMC3_BUSY				(1 << 25)
143 #define		CMC2_BUSY				(1 << 26)
144 #define		CMC1_BUSY				(1 << 27)
145 #define		CMC0_BUSY				(1 << 28)
146 #define		BIF_BUSY				(1 << 29)
147 #define		IDCT_BUSY				(1 << 30)
148 #define SRBM_SOFT_RESET				0x0E60
149 #define		SOFT_RESET_CP			(1 << 0)
150 #define		SOFT_RESET_CB			(1 << 1)
151 #define		SOFT_RESET_CR			(1 << 2)
152 #define		SOFT_RESET_DB			(1 << 3)
153 #define		SOFT_RESET_GDS			(1 << 4)
154 #define		SOFT_RESET_PA			(1 << 5)
155 #define		SOFT_RESET_SC			(1 << 6)
156 #define		SOFT_RESET_SMX			(1 << 7)
157 #define		SOFT_RESET_SPI			(1 << 8)
158 #define		SOFT_RESET_SH			(1 << 9)
159 #define		SOFT_RESET_SX			(1 << 10)
160 #define		SOFT_RESET_TC			(1 << 11)
161 #define		SOFT_RESET_TA			(1 << 12)
162 #define		SOFT_RESET_VC			(1 << 13)
163 #define		SOFT_RESET_VGT			(1 << 14)
164 #define		SOFT_RESET_IA			(1 << 15)
165 
166 
167 status_t radeon_gpu_reset();
168 void radeon_gpu_mc_halt(struct gpu_state *gpuState);
169 void radeon_gpu_mc_resume(struct gpu_state *gpuState);
170 status_t radeon_gpu_mc_idlewait();
171 status_t radeon_gpu_mc_setup();
172 status_t radeon_gpu_ring_setup();
173 status_t radeon_gpu_ring_boot(uint32 ringType);
174 status_t radeon_gpu_ss_disable();
175 
176 
177 #endif
178