xref: /haiku/src/add-ons/accelerants/radeon_hd/gpu.h (revision 9829800d2c60d6aba146af7fde09601929161730)
1 /*
2  * Copyright 2006-2011, Haiku, Inc. All Rights Reserved.
3  * Distributed under the terms of the MIT License.
4  *
5  * Authors:
6  *		Alexander von Gluck, kallisti5@unixzen.com
7  */
8 #ifndef RADEON_HD_GPU_H
9 #define RADEON_HD_GPU_H
10 
11 
12 #include "accelerant.h"
13 
14 
15 // GPU Control registers. These are combined as
16 // the registers exist on all models, some flags
17 // are different though and are commented as such
18 #define CP_ME_CNTL					0x86D8
19 #define     CP_ME_HALT				(1 << 28)
20 #define     CP_PFP_HALT				(1 << 26)
21 #define CP_ME_RAM_DATA				0xC160
22 #define CP_ME_RAM_RADDR				0xC158
23 #define CP_ME_RAM_WADDR				0xC15C
24 #define CP_MEQ_THRESHOLDS			0x8764
25 #define     STQ_SPLIT(x)			((x) << 0)
26 #define CP_PERFMON_CNTL				0x87FC
27 #define CP_PFP_UCODE_ADDR			0xC150
28 #define CP_PFP_UCODE_DATA			0xC154
29 #define CP_QUEUE_THRESHOLDS			0x8760
30 #define     ROQ_IB1_START(x)		((x) << 0)
31 #define     ROQ_IB2_START(x)		((x) << 8)
32 #define CP_RB_BASE					0xC100
33 #define CP_RB_CNTL					0xC104
34 #define     RB_BUFSZ(x)				((x) << 0)
35 #define     RB_BLKSZ(x)				((x) << 8)
36 #define     RB_NO_UPDATE			(1 << 27)
37 #define     RB_RPTR_WR_ENA			(1 << 31)
38 #define     BUF_SWAP_32BIT			(2 << 16)
39 #define CP_RB_RPTR					0x8700
40 #define CP_RB_RPTR_ADDR				0xC10C
41 #define     RB_RPTR_SWAP(x)			((x) << 0)
42 #define CP_RB_RPTR_ADDR_HI			0xC110
43 #define CP_RB_RPTR_WR				0xC108
44 #define CP_RB_WPTR					0xC114
45 #define CP_RB_WPTR_ADDR				0xC118
46 #define CP_RB_WPTR_ADDR_HI			0xC11C
47 #define CP_RB_WPTR_DELAY			0x8704
48 #define CP_SEM_WAIT_TIMER			0x85BC
49 #define CP_DEBUG					0xC1FC
50 
51 #define	NI_GRBM_CNTL				0x8000
52 #define		GRBM_READ_TIMEOUT(x)	((x) << 0)
53 #define	GRBM_STATUS					0x8010
54 #define		CMDFIFO_AVAIL_MASK		0x0000000F
55 #define		RING2_RQ_PENDING		(1 << 4)
56 #define		SRBM_RQ_PENDING			(1 << 5)
57 #define		RING1_RQ_PENDING		(1 << 6)
58 #define		CF_RQ_PENDING			(1 << 7)
59 #define		PF_RQ_PENDING			(1 << 8)
60 #define		GDS_DMA_RQ_PENDING		(1 << 9)
61 #define		GRBM_EE_BUSY			(1 << 10)
62 #define		SX_CLEAN				(1 << 11) // ni
63 #define		VC_BUSY					(1 << 11) // r600
64 #define		DB_CLEAN				(1 << 12)
65 #define		CB_CLEAN				(1 << 13)
66 #define		TA_BUSY 				(1 << 14)
67 #define		GDS_BUSY 				(1 << 15)
68 #define		VGT_BUSY_NO_DMA			(1 << 16)
69 #define		VGT_BUSY				(1 << 17)
70 #define		IA_BUSY_NO_DMA			(1 << 18) // ni
71 #define		TA03_BUSY				(1 << 18) // r600
72 #define		IA_BUSY					(1 << 19) // ni
73 #define		TC_BUSY					(1 << 19) // r600
74 #define		SX_BUSY 				(1 << 20)
75 #define		SH_BUSY 				(1 << 21)
76 #define		SPI_BUSY				(1 << 22) // AKA SPI03_BUSY r600
77 #define		SMX_BUSY				(1 << 23)
78 #define		SC_BUSY 				(1 << 24)
79 #define		PA_BUSY 				(1 << 25)
80 #define		DB_BUSY 				(1 << 26) // AKA DB03_BUSY r600
81 #define		CR_BUSY					(1 << 27)
82 #define		CP_COHERENCY_BUSY      	(1 << 28)
83 #define		CP_BUSY 				(1 << 29)
84 #define		CB_BUSY 				(1 << 30)
85 #define		GUI_ACTIVE				(1 << 31)
86 #define	GRBM_STATUS2				0x8014	// AKA GRBM_STATUS_SE0 ON NI
87 #define     CR_CLEAN				(1 << 0)
88 #define     SMX_CLEAN				(1 << 1)
89 #define     SPI0_BUSY				(1 << 8)
90 #define     SPI1_BUSY				(1 << 9)
91 #define     SPI2_BUSY				(1 << 10)
92 #define     SPI3_BUSY				(1 << 11)
93 #define     TA0_BUSY				(1 << 12)
94 #define     TA1_BUSY				(1 << 13)
95 #define     TA2_BUSY				(1 << 14)
96 #define     TA3_BUSY				(1 << 15)
97 #define     DB0_BUSY				(1 << 16)
98 #define     DB1_BUSY				(1 << 17)
99 #define     DB2_BUSY				(1 << 18)
100 #define     DB3_BUSY				(1 << 19)
101 #define     CB0_BUSY				(1 << 20)
102 #define     CB1_BUSY				(1 << 21)
103 #define     CB2_BUSY				(1 << 22)
104 #define     CB3_BUSY				(1 << 23)
105 #define	NI_GRBM_STATUS_SE1			0x8018
106 #define		SE_SX_CLEAN				(1 << 0)
107 #define		SE_DB_CLEAN				(1 << 1)
108 #define		SE_CB_CLEAN				(1 << 2)
109 #define		SE_VGT_BUSY				(1 << 23)
110 #define		SE_PA_BUSY				(1 << 24)
111 #define		SE_TA_BUSY				(1 << 25)
112 #define		SE_SX_BUSY				(1 << 26)
113 #define		SE_SPI_BUSY				(1 << 27)
114 #define		SE_SH_BUSY				(1 << 28)
115 #define		SE_SC_BUSY				(1 << 29)
116 #define		SE_DB_BUSY				(1 << 30)
117 #define		SE_CB_BUSY				(1 << 31)
118 #define	GRBM_SOFT_RESET				0x8020
119 #define SRBM_STATUS					0x0E50
120 #define		RLC_RQ_PENDING			(1 << 3)
121 #define		RCU_RQ_PENDING			(1 << 4)
122 #define		GRBM_RQ_PENDING			(1 << 5)
123 #define		HI_RQ_PENDING			(1 << 6)
124 #define		IO_EXTERN_SIGNAL		(1 << 7)
125 #define		VMC_BUSY				(1 << 8)
126 #define		MCB_BUSY				(1 << 9)
127 #define		MCDZ_BUSY				(1 << 10)
128 #define		MCDY_BUSY				(1 << 11)
129 #define		MCDX_BUSY				(1 << 12)
130 #define		MCDW_BUSY				(1 << 13)
131 #define		SEM_BUSY				(1 << 14)
132 #define		SRBM_STATUS__RLC_BUSY	(1 << 15)
133 #define		PDMA_BUSY				(1 << 16)
134 #define		IH_BUSY					(1 << 17)
135 #define		CSC_BUSY				(1 << 20)
136 #define		CMC7_BUSY				(1 << 21)
137 #define		CMC6_BUSY				(1 << 22)
138 #define		CMC5_BUSY				(1 << 23)
139 #define		CMC4_BUSY				(1 << 24)
140 #define		CMC3_BUSY				(1 << 25)
141 #define		CMC2_BUSY				(1 << 26)
142 #define		CMC1_BUSY				(1 << 27)
143 #define		CMC0_BUSY				(1 << 28)
144 #define		BIF_BUSY				(1 << 29)
145 #define		IDCT_BUSY				(1 << 30)
146 #define SRBM_SOFT_RESET				0x0E60
147 #define		SOFT_RESET_CP			(1 << 0)
148 #define		SOFT_RESET_CB			(1 << 1)
149 #define		SOFT_RESET_CR			(1 << 2)
150 #define		SOFT_RESET_DB			(1 << 3)
151 #define		SOFT_RESET_GDS			(1 << 4)
152 #define		SOFT_RESET_PA			(1 << 5)
153 #define		SOFT_RESET_SC			(1 << 6)
154 #define		SOFT_RESET_SMX			(1 << 7)
155 #define		SOFT_RESET_SPI			(1 << 8)
156 #define		SOFT_RESET_SH			(1 << 9)
157 #define		SOFT_RESET_SX			(1 << 10)
158 #define		SOFT_RESET_TC			(1 << 11)
159 #define		SOFT_RESET_TA			(1 << 12)
160 #define		SOFT_RESET_VC			(1 << 13)
161 #define		SOFT_RESET_VGT			(1 << 14)
162 #define		SOFT_RESET_IA			(1 << 15)
163 
164 
165 status_t radeon_gpu_reset();
166 void radeon_gpu_mc_halt();
167 void radeon_gpu_mc_resume();
168 uint32 radeon_gpu_mc_idlecheck();
169 status_t radeon_gpu_mc_setup();
170 status_t radeon_gpu_irq_setup();
171 status_t radeon_gpu_gpio_setup();
172 status_t radeon_gpu_i2c_attach(uint32 id, uint8 hw_line);
173 bool radeon_gpu_read_edid(uint32 connector, edid1_info *edid);
174 
175 
176 #endif
177