xref: /haiku/src/add-ons/accelerants/radeon_hd/atombios/atom-names.h (revision 0044a8c39ab5721051b6279506d1a8c511e20453)
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Author: Stanislaw Skowronek
23  */
24 
25 #ifndef ATOM_NAMES_H
26 #define ATOM_NAMES_H
27 
28 #include "atom.h"
29 
30 #define ATOM_OP_NAMES_CNT 123
31 const char *atom_op_names[ATOM_OP_NAMES_CNT] = {
32 "RESERVED", "MOVE_REG", "MOVE_PS", "MOVE_WS", "MOVE_FB", "MOVE_PLL",
33 "MOVE_MC", "AND_REG", "AND_PS", "AND_WS", "AND_FB", "AND_PLL", "AND_MC",
34 "OR_REG", "OR_PS", "OR_WS", "OR_FB", "OR_PLL", "OR_MC", "SHIFT_LEFT_REG",
35 "SHIFT_LEFT_PS", "SHIFT_LEFT_WS", "SHIFT_LEFT_FB", "SHIFT_LEFT_PLL",
36 "SHIFT_LEFT_MC", "SHIFT_RIGHT_REG", "SHIFT_RIGHT_PS", "SHIFT_RIGHT_WS",
37 "SHIFT_RIGHT_FB", "SHIFT_RIGHT_PLL", "SHIFT_RIGHT_MC", "MUL_REG",
38 "MUL_PS", "MUL_WS", "MUL_FB", "MUL_PLL", "MUL_MC", "DIV_REG", "DIV_PS",
39 "DIV_WS", "DIV_FB", "DIV_PLL", "DIV_MC", "ADD_REG", "ADD_PS", "ADD_WS",
40 "ADD_FB", "ADD_PLL", "ADD_MC", "SUB_REG", "SUB_PS", "SUB_WS", "SUB_FB",
41 "SUB_PLL", "SUB_MC", "SET_ATI_PORT", "SET_PCI_PORT", "SET_SYS_IO_PORT",
42 "SET_REG_BLOCK", "SET_FB_BASE", "COMPARE_REG", "COMPARE_PS",
43 "COMPARE_WS", "COMPARE_FB", "COMPARE_PLL", "COMPARE_MC", "SWITCH",
44 "JUMP", "JUMP_EQUAL", "JUMP_BELOW", "JUMP_ABOVE", "JUMP_BELOW_OR_EQUAL",
45 "JUMP_ABOVE_OR_EQUAL", "JUMP_NOT_EQUAL", "TEST_REG", "TEST_PS", "TEST_WS",
46 "TEST_FB", "TEST_PLL", "TEST_MC", "DELAY_MILLISEC", "DELAY_MICROSEC",
47 "CALL_TABLE", "REPEAT", "CLEAR_REG", "CLEAR_PS", "CLEAR_WS", "CLEAR_FB",
48 "CLEAR_PLL", "CLEAR_MC", "NOP", "EOT", "MASK_REG", "MASK_PS", "MASK_WS",
49 "MASK_FB", "MASK_PLL", "MASK_MC", "POST_CARD", "BEEP", "SAVE_REG",
50 "RESTORE_REG", "SET_DATA_BLOCK", "XOR_REG", "XOR_PS", "XOR_WS", "XOR_FB",
51 "XOR_PLL", "XOR_MC", "SHL_REG", "SHL_PS", "SHL_WS", "SHL_FB", "SHL_PLL",
52 "SHL_MC", "SHR_REG", "SHR_PS", "SHR_WS", "SHR_FB", "SHR_PLL", "SHR_MC",
53 "DEBUG", "CTB_DS",
54 };
55 
56 #define ATOM_TABLE_NAMES_CNT 74
57 const char *atom_table_names[ATOM_TABLE_NAMES_CNT] = {
58 "ASIC_Init", "GetDisplaySurfaceSize", "ASIC_RegistersInit",
59 "VRAM_BlockVenderDetection", "SetClocksRatio", "MemoryControllerInit",
60 "GPIO_PinInit", "MemoryParamAdjust", "DVOEncoderControl",
61 "GPIOPinControl", "SetEngineClock", "SetMemoryClock", "SetPixelClock",
62 "DynamicClockGating", "ResetMemoryDLL", "ResetMemoryDevice",
63 "MemoryPLLInit", "EnableMemorySelfRefresh", "AdjustMemoryController",
64 "EnableASIC_StaticPwrMgt", "ASIC_StaticPwrMgtStatusChange",
65 "DAC_LoadDetection", "TMDS2EncoderControl", "LCD1OutputControl",
66 "DAC1EncoderControl", "DAC2EncoderControl", "DVOOutputControl",
67 "CV1OutputControl", "SetCRTC_DPM_State", "TVEncoderControl",
68 "TMDS1EncoderControl", "LVDSEncoderControl", "TV1OutputControl",
69 "EnableScaler", "BlankCRTC", "EnableCRTC", "GetPixelClock",
70 "EnableVGA_Render", "EnableVGA_Access", "SetCRTC_Timing",
71 "SetCRTC_OverScan", "SetCRTC_Replication", "SelectCRTC_Source",
72 "EnableGraphSurfaces", "UpdateCRTC_DoubleBufferRegisters",
73 "LUT_AutoFill", "EnableHW_IconCursor", "GetMemoryClock",
74 "GetEngineClock", "SetCRTC_UsingDTDTiming", "TVBootUpStdPinDetection",
75 "DFP2OutputControl", "VRAM_BlockDetectionByStrap", "MemoryCleanUp",
76 "ReadEDIDFromHWAssistedI2C", "WriteOneByteToHWAssistedI2C",
77 "ReadHWAssistedI2CStatus", "SpeedFanControl", "PowerConnectorDetection",
78 "MC_Synchronization", "ComputeMemoryEnginePLL", "MemoryRefreshConversion",
79 "VRAM_GetCurrentInfoBlock", "DynamicMemorySettings", "MemoryTraining",
80 "EnableLVDS_SS", "DFP1OutputControl", "SetVoltage", "CRT1OutputControl",
81 "CRT2OutputControl", "SetupHWAssistedI2CStatus", "ClockSource",
82 "MemoryDeviceInit", "EnableYUV",
83 };
84 
85 #define ATOM_IO_NAMES_CNT 5
86 const char *atom_io_names[ATOM_IO_NAMES_CNT] = {
87 "MM", "PLL", "MC", "PCIE", "PCIE PORT",
88 };
89 
90 
91 #endif
92