155ec61f4Sshatty /* general card functions */ 25aa72126Sshatty status_t nv_general_powerup(void); 35aa72126Sshatty status_t nv_set_cas_latency(void); 430f76422SRudolf Cornelissen void setup_virtualized_heads(bool); 564c14e7eSRudolf Cornelissen void set_crtc_owner(bool); 60669fe20SRudolf Cornelissen status_t nv_general_output_select(bool); 706f4c439SRudolf Cornelissen status_t nv_general_head_select(bool); 85aa72126Sshatty status_t nv_general_wait_retrace(void); 905ed3229SRudolf Cornelissen status_t nv_general_validate_pic_size (display_mode *target, uint32 *bytes_per_row, bool *acc_mode); 1055ec61f4Sshatty 115f1edbfbSRudolf Cornelissen /* AGP functions */ 125f1edbfbSRudolf Cornelissen status_t nv_agp_setup(void); 135f1edbfbSRudolf Cornelissen 1455ec61f4Sshatty /* apsed: logging macros */ 1555ec61f4Sshatty #define MSG(args) do { /* if needed or si->settings with si NULL */ \ 1655ec61f4Sshatty nv_log args; \ 1755ec61f4Sshatty } while (0) 1855ec61f4Sshatty #define LOG(level_bit, args) do { \ 1955ec61f4Sshatty uint32 mod = (si->settings.logmask & 0xfffffff0) & MODULE_BIT; \ 2055ec61f4Sshatty uint32 lev = (si->settings.logmask & ~0xfffffff0) & level_bit; \ 2155ec61f4Sshatty if (mod && lev) nv_log args; \ 2255ec61f4Sshatty } while (0) 2355ec61f4Sshatty 2455ec61f4Sshatty /* support functions */ 2555ec61f4Sshatty void delay(bigtime_t i); 2655ec61f4Sshatty void nv_log(char *format, ...); 2755ec61f4Sshatty 2804e6b7ceSRudolf Cornelissen /* i2c functions */ 2912566cbdSRudolf Cornelissen status_t i2c_sec_tv_adapter(void); 3012566cbdSRudolf Cornelissen char i2c_flag_error (char ErrNo); 3112566cbdSRudolf Cornelissen void i2c_bstart (uint8 BusNR); 3212566cbdSRudolf Cornelissen void i2c_bstop (uint8 BusNR); 3312566cbdSRudolf Cornelissen uint8 i2c_readbyte(uint8 BusNR, bool Ack); 3412566cbdSRudolf Cornelissen bool i2c_writebyte (uint8 BusNR, uint8 byte); 350ece4905SRudolf Cornelissen void i2c_readbuffer (uint8 BusNR, uint8* buf, uint8 size); 360ece4905SRudolf Cornelissen void i2c_writebuffer (uint8 BusNR, uint8* buf, uint8 size); 3755ec61f4Sshatty status_t i2c_init(void); 3855ec61f4Sshatty 3955ec61f4Sshatty /* card info functions */ 4055ec61f4Sshatty status_t parse_pins(void); 410fccffc2SRudolf Cornelissen void get_panel_modes(display_mode *p1, display_mode *p2, bool *pan1, bool *pan2); 4251842d6eSRudolf Cornelissen void fake_panel_start(void); 4351842d6eSRudolf Cornelissen void set_specs(void); 4455ec61f4Sshatty void dump_pins(void); 4555ec61f4Sshatty 4655ec61f4Sshatty /* DAC functions */ 479f21ce69SRudolf Cornelissen bool nv_dac_crt_connected(void); 4855ec61f4Sshatty status_t nv_dac_mode(int,float); 4955ec61f4Sshatty status_t nv_dac_palette(uint8*,uint8*,uint8*); 5055ec61f4Sshatty status_t nv_dac_pix_pll_find(display_mode target,float * result,uint8 *,uint8 *,uint8 *, uint8); 5155ec61f4Sshatty status_t nv_dac_set_pix_pll(display_mode target); 5252e0509dSRudolf Cornelissen status_t nv_dac_sys_pll_find(float, float*, uint8*, uint8*, uint8*, uint8); 5355ec61f4Sshatty 54a3b9d212SRudolf Cornelissen /* DAC2 functions */ 559f21ce69SRudolf Cornelissen bool nv_dac2_crt_connected(void); 56a3b9d212SRudolf Cornelissen status_t nv_dac2_mode(int,float); 57a3b9d212SRudolf Cornelissen status_t nv_dac2_palette(uint8*,uint8*,uint8*); 58a3b9d212SRudolf Cornelissen status_t nv_dac2_pix_pll_find(display_mode target,float * result,uint8 *,uint8 *,uint8 *, uint8); 59a3b9d212SRudolf Cornelissen status_t nv_dac2_set_pix_pll(display_mode target); 6055ec61f4Sshatty 6112566cbdSRudolf Cornelissen /* Brooktree TV functions */ 6212566cbdSRudolf Cornelissen bool BT_probe(void); 633aa21459SRudolf Cornelissen uint8 BT_dpms(bool display); 64b2459715SRudolf Cornelissen uint8 BT_check_tvmode(display_mode target); 6522a0d15bSRudolf Cornelissen status_t BT_stop_tvout(void); 66b2459715SRudolf Cornelissen status_t BT_setmode(display_mode target); 6755ec61f4Sshatty 6855ec61f4Sshatty /* CRTC1 functions */ 6982581f54SRudolf Cornelissen status_t nv_crtc_update_fifo(void); 7055ec61f4Sshatty status_t nv_crtc_validate_timing( 7155ec61f4Sshatty uint16 *hd_e,uint16 *hs_s,uint16 *hs_e,uint16 *ht, 72bfecd0cdSRudolf Cornelissen uint16 *vd_e,uint16 *vs_s,uint16 *vs_e,uint16 *vt); 7355ec61f4Sshatty status_t nv_crtc_set_timing(display_mode target); 7455ec61f4Sshatty status_t nv_crtc_depth(int mode); 7555ec61f4Sshatty status_t nv_crtc_set_display_start(uint32 startadd,uint8 bpp); 765aa72126Sshatty status_t nv_crtc_set_display_pitch(void); 7755ec61f4Sshatty status_t nv_crtc_dpms(bool, bool, bool); 7855ec61f4Sshatty status_t nv_crtc_mem_priority(uint8); 79bfecd0cdSRudolf Cornelissen status_t nv_crtc_cursor_init(void); 8055ec61f4Sshatty status_t nv_crtc_cursor_define(uint8*,uint8*); 8155ec61f4Sshatty status_t nv_crtc_cursor_position(uint16 x ,uint16 y); 825aa72126Sshatty status_t nv_crtc_cursor_show(void); 835aa72126Sshatty status_t nv_crtc_cursor_hide(void); 8491731297SRudolf Cornelissen status_t nv_crtc_stop_tvout(void); 8591731297SRudolf Cornelissen status_t nv_crtc_start_tvout(void); 8655ec61f4Sshatty 8755ec61f4Sshatty /* CRTC2 functions */ 88*a393eaf8SRudolf Cornelissen status_t nv_crtc2_update_fifo(void); 89ff50d0d1SRudolf Cornelissen status_t nv_crtc2_validate_timing( 90ff50d0d1SRudolf Cornelissen uint16 *hd_e,uint16 *hs_s,uint16 *hs_e,uint16 *ht, 91bfecd0cdSRudolf Cornelissen uint16 *vd_e,uint16 *vs_s,uint16 *vs_e,uint16 *vt); 92ff50d0d1SRudolf Cornelissen status_t nv_crtc2_set_timing(display_mode target); 93ff50d0d1SRudolf Cornelissen status_t nv_crtc2_depth(int mode); 94ff50d0d1SRudolf Cornelissen status_t nv_crtc2_set_display_start(uint32 startadd,uint8 bpp); 95ff50d0d1SRudolf Cornelissen status_t nv_crtc2_set_display_pitch(void); 96ff50d0d1SRudolf Cornelissen status_t nv_crtc2_dpms(bool, bool, bool); 97ff50d0d1SRudolf Cornelissen status_t nv_crtc2_mem_priority(uint8); 9804e6b7ceSRudolf Cornelissen status_t nv_crtc2_cursor_init(void); 99ff50d0d1SRudolf Cornelissen status_t nv_crtc2_cursor_define(uint8*,uint8*); 100ff50d0d1SRudolf Cornelissen status_t nv_crtc2_cursor_position(uint16 x ,uint16 y); 101ff50d0d1SRudolf Cornelissen status_t nv_crtc2_cursor_show(void); 102ff50d0d1SRudolf Cornelissen status_t nv_crtc2_cursor_hide(void); 10391731297SRudolf Cornelissen status_t nv_crtc2_stop_tvout(void); 10491731297SRudolf Cornelissen status_t nv_crtc2_start_tvout(void); 10555ec61f4Sshatty 10655ec61f4Sshatty /* acceleration functions */ 10755ec61f4Sshatty status_t check_acc_capability(uint32 feature); 1085aa72126Sshatty status_t nv_acc_init(void); 1093c327b53SRudolf Cornelissen void nv_acc_assert_fifo(void); 1105aa72126Sshatty status_t nv_acc_setup_blit(void); 11155ec61f4Sshatty status_t nv_acc_blit(uint16,uint16,uint16, uint16,uint16,uint16 ); 112b4c44701Sshatty status_t nv_acc_setup_rectangle(uint32 color); 113b4c44701Sshatty status_t nv_acc_rectangle(uint32 xs,uint32 xe,uint32 ys,uint32 yl); 1145aa72126Sshatty status_t nv_acc_setup_rect_invert(void); 115b4c44701Sshatty status_t nv_acc_rectangle_invert(uint32 xs,uint32 xe,uint32 ys,uint32 yl); 11655ec61f4Sshatty status_t nv_acc_transparent_blit(uint16,uint16,uint16, uint16,uint16,uint16, uint32); 11755ec61f4Sshatty status_t nv_acc_video_blit(uint16 xs,uint16 ys,uint16 ws, uint16 hs, 11855ec61f4Sshatty uint16 xd,uint16 yd,uint16 wd,uint16 hd); 1195aa72126Sshatty status_t nv_acc_wait_idle(void); 120dd43fd34SRudolf Cornelissen /* DMA versions */ 1211554e5cbSRudolf Cornelissen status_t nv_acc_wait_idle_dma(void); 122dd43fd34SRudolf Cornelissen status_t nv_acc_init_dma(void); 12302e231b7SRudolf Cornelissen void nv_acc_assert_fifo_dma(void); 1241554e5cbSRudolf Cornelissen void SCREEN_TO_SCREEN_BLIT_DMA(engine_token *et, blit_params *list, uint32 count); 1251554e5cbSRudolf Cornelissen void SCREEN_TO_SCREEN_TRANSPARENT_BLIT_DMA(engine_token *et, uint32 transparent_colour, blit_params *list, uint32 count); 1261554e5cbSRudolf Cornelissen void SCREEN_TO_SCREEN_SCALED_FILTERED_BLIT_DMA(engine_token *et, scaled_blit_params *list, uint32 count); 1271554e5cbSRudolf Cornelissen void FILL_RECTANGLE_DMA(engine_token *et, uint32 color, fill_rect_params *list, uint32 count); 1281554e5cbSRudolf Cornelissen void INVERT_RECTANGLE_DMA(engine_token *et, fill_rect_params *list, uint32 count); 1291554e5cbSRudolf Cornelissen void FILL_SPAN_DMA(engine_token *et, uint32 color, uint16 *list, uint32 count); 13055ec61f4Sshatty 13155ec61f4Sshatty /* backend scaler functions */ 13255ec61f4Sshatty status_t check_overlay_capability(uint32 feature); 133ac83e70cSRudolf Cornelissen void nv_bes_move_overlay(void); 13430f76422SRudolf Cornelissen status_t nv_bes_to_crtc(bool crtc); 1355aa72126Sshatty status_t nv_bes_init(void); 13655ec61f4Sshatty status_t nv_configure_bes 13755ec61f4Sshatty (const overlay_buffer *ob, const overlay_window *ow,const overlay_view *ov, int offset); 1385aa72126Sshatty status_t nv_release_bes(void); 13955ec61f4Sshatty 14055ec61f4Sshatty /* driver structures and enums */ 141e68c7d96SRudolf Cornelissen enum{BPP8 = 0, BPP15 = 1, BPP16 = 2, BPP24 = 3, BPP32 = 4}; 142