xref: /haiku/src/add-ons/accelerants/nvidia/engine/nv_proto.h (revision 02e231b77b2d407b8850b038f52e0171446452de)
155ec61f4Sshatty /* general card functions */
25aa72126Sshatty status_t nv_general_powerup(void);
35aa72126Sshatty status_t nv_set_cas_latency(void);
430f76422SRudolf Cornelissen void setup_virtualized_heads(bool);
564c14e7eSRudolf Cornelissen void set_crtc_owner(bool);
60669fe20SRudolf Cornelissen status_t nv_general_output_select(bool);
706f4c439SRudolf Cornelissen status_t nv_general_head_select(bool);
85aa72126Sshatty status_t nv_general_wait_retrace(void);
905ed3229SRudolf Cornelissen status_t nv_general_validate_pic_size (display_mode *target, uint32 *bytes_per_row, bool *acc_mode);
1055ec61f4Sshatty 
115f1edbfbSRudolf Cornelissen /* AGP functions */
125f1edbfbSRudolf Cornelissen status_t nv_agp_setup(void);
135f1edbfbSRudolf Cornelissen 
1455ec61f4Sshatty /* apsed: logging macros */
1555ec61f4Sshatty #define MSG(args) do { /* if needed or si->settings with si NULL */ \
1655ec61f4Sshatty 	nv_log args; \
1755ec61f4Sshatty } while (0)
1855ec61f4Sshatty #define LOG(level_bit, args) do { \
1955ec61f4Sshatty 	uint32 mod = (si->settings.logmask &  0xfffffff0) & MODULE_BIT; \
2055ec61f4Sshatty 	uint32 lev = (si->settings.logmask & ~0xfffffff0) & level_bit; \
2155ec61f4Sshatty 	if (mod && lev) nv_log args; \
2255ec61f4Sshatty } while (0)
2355ec61f4Sshatty 
2455ec61f4Sshatty /* support functions */
2555ec61f4Sshatty void delay(bigtime_t i);
2655ec61f4Sshatty void nv_log(char *format, ...);
2755ec61f4Sshatty 
2804e6b7ceSRudolf Cornelissen /* i2c functions */
2955ec61f4Sshatty int i2c_maven_read(unsigned char address);
3055ec61f4Sshatty void i2c_maven_write(unsigned char address, unsigned char data);
3155ec61f4Sshatty status_t i2c_init(void);
3255ec61f4Sshatty status_t i2c_maven_probe(void);
3355ec61f4Sshatty 
3455ec61f4Sshatty /* card info functions */
3555ec61f4Sshatty status_t parse_pins(void);
360fccffc2SRudolf Cornelissen void get_panel_modes(display_mode *p1, display_mode *p2, bool *pan1, bool *pan2);
3751842d6eSRudolf Cornelissen void fake_panel_start(void);
3851842d6eSRudolf Cornelissen void set_specs(void);
3955ec61f4Sshatty void dump_pins(void);
4055ec61f4Sshatty 
4155ec61f4Sshatty /* DAC functions */
429f21ce69SRudolf Cornelissen bool nv_dac_crt_connected(void);
4355ec61f4Sshatty status_t nv_dac_mode(int,float);
4455ec61f4Sshatty status_t nv_dac_palette(uint8*,uint8*,uint8*);
4555ec61f4Sshatty status_t nv_dac_pix_pll_find(display_mode target,float * result,uint8 *,uint8 *,uint8 *, uint8);
4655ec61f4Sshatty status_t nv_dac_set_pix_pll(display_mode target);
4752e0509dSRudolf Cornelissen status_t nv_dac_sys_pll_find(float, float*, uint8*, uint8*, uint8*, uint8);
4855ec61f4Sshatty 
49a3b9d212SRudolf Cornelissen /* DAC2 functions */
509f21ce69SRudolf Cornelissen bool nv_dac2_crt_connected(void);
51a3b9d212SRudolf Cornelissen status_t nv_dac2_mode(int,float);
52a3b9d212SRudolf Cornelissen status_t nv_dac2_palette(uint8*,uint8*,uint8*);
53a3b9d212SRudolf Cornelissen status_t nv_dac2_pix_pll_find(display_mode target,float * result,uint8 *,uint8 *,uint8 *, uint8);
54a3b9d212SRudolf Cornelissen status_t nv_dac2_set_pix_pll(display_mode target);
5555ec61f4Sshatty 
5655ec61f4Sshatty /*MAVENTV functions*/
5755ec61f4Sshatty status_t g100_g400max_maventv_vid_pll_find(
5855ec61f4Sshatty 	display_mode target, unsigned int * ht_new, unsigned int * ht_last_line,
5955ec61f4Sshatty 	uint8 * m_result, uint8 * n_result, uint8 * p_result);
6055ec61f4Sshatty int maventv_init(display_mode target);
6155ec61f4Sshatty 
6255ec61f4Sshatty /* CRTC1 functions */
6355ec61f4Sshatty status_t nv_crtc_validate_timing(
6455ec61f4Sshatty 	uint16 *hd_e,uint16 *hs_s,uint16 *hs_e,uint16 *ht,
6555ec61f4Sshatty 	uint16 *vd_e,uint16 *vs_s,uint16 *vs_e,uint16 *vt
6655ec61f4Sshatty );
6755ec61f4Sshatty status_t nv_crtc_set_timing(display_mode target);
6855ec61f4Sshatty status_t nv_crtc_depth(int mode);
6955ec61f4Sshatty status_t nv_crtc_set_display_start(uint32 startadd,uint8 bpp);
705aa72126Sshatty status_t nv_crtc_set_display_pitch(void);
7155ec61f4Sshatty 
7255ec61f4Sshatty status_t nv_crtc_dpms(bool, bool, bool);
7355ec61f4Sshatty status_t nv_crtc_dpms_fetch(bool*, bool*, bool*);
7455ec61f4Sshatty status_t nv_crtc_mem_priority(uint8);
7555ec61f4Sshatty 
765aa72126Sshatty status_t nv_crtc_cursor_init(void); /*Yes, cursor follows CRTC1 - not the DAC!*/
7755ec61f4Sshatty status_t nv_crtc_cursor_define(uint8*,uint8*);
7855ec61f4Sshatty status_t nv_crtc_cursor_position(uint16 x ,uint16 y);
795aa72126Sshatty status_t nv_crtc_cursor_show(void);
805aa72126Sshatty status_t nv_crtc_cursor_hide(void);
8155ec61f4Sshatty 
8255ec61f4Sshatty /* CRTC2 functions */
83ff50d0d1SRudolf Cornelissen status_t nv_crtc2_validate_timing(
84ff50d0d1SRudolf Cornelissen 	uint16 *hd_e,uint16 *hs_s,uint16 *hs_e,uint16 *ht,
85ff50d0d1SRudolf Cornelissen 	uint16 *vd_e,uint16 *vs_s,uint16 *vs_e,uint16 *vt
86ff50d0d1SRudolf Cornelissen );
87ff50d0d1SRudolf Cornelissen status_t nv_crtc2_set_timing(display_mode target);
88ff50d0d1SRudolf Cornelissen status_t nv_crtc2_depth(int mode);
89ff50d0d1SRudolf Cornelissen status_t nv_crtc2_set_display_start(uint32 startadd,uint8 bpp);
90ff50d0d1SRudolf Cornelissen status_t nv_crtc2_set_display_pitch(void);
9155ec61f4Sshatty 
92ff50d0d1SRudolf Cornelissen status_t nv_crtc2_dpms(bool, bool, bool);
93ff50d0d1SRudolf Cornelissen status_t nv_crtc2_dpms_fetch(bool*, bool*, bool*);
94ff50d0d1SRudolf Cornelissen status_t nv_crtc2_mem_priority(uint8);
95ff50d0d1SRudolf Cornelissen 
9604e6b7ceSRudolf Cornelissen status_t nv_crtc2_cursor_init(void);
97ff50d0d1SRudolf Cornelissen status_t nv_crtc2_cursor_define(uint8*,uint8*);
98ff50d0d1SRudolf Cornelissen status_t nv_crtc2_cursor_position(uint16 x ,uint16 y);
99ff50d0d1SRudolf Cornelissen status_t nv_crtc2_cursor_show(void);
100ff50d0d1SRudolf Cornelissen status_t nv_crtc2_cursor_hide(void);
10155ec61f4Sshatty 
10255ec61f4Sshatty /* acceleration functions */
10355ec61f4Sshatty status_t check_acc_capability(uint32 feature);
1045aa72126Sshatty status_t nv_acc_init(void);
1053c327b53SRudolf Cornelissen void nv_acc_assert_fifo(void);
1065aa72126Sshatty status_t nv_acc_setup_blit(void);
10755ec61f4Sshatty status_t nv_acc_blit(uint16,uint16,uint16, uint16,uint16,uint16 );
108b4c44701Sshatty status_t nv_acc_setup_rectangle(uint32 color);
109b4c44701Sshatty status_t nv_acc_rectangle(uint32 xs,uint32 xe,uint32 ys,uint32 yl);
1105aa72126Sshatty status_t nv_acc_setup_rect_invert(void);
111b4c44701Sshatty status_t nv_acc_rectangle_invert(uint32 xs,uint32 xe,uint32 ys,uint32 yl);
11255ec61f4Sshatty status_t nv_acc_transparent_blit(uint16,uint16,uint16, uint16,uint16,uint16, uint32);
11355ec61f4Sshatty status_t nv_acc_video_blit(uint16 xs,uint16 ys,uint16 ws, uint16 hs,
11455ec61f4Sshatty 	uint16 xd,uint16 yd,uint16 wd,uint16 hd);
1155aa72126Sshatty status_t nv_acc_wait_idle(void);
116dd43fd34SRudolf Cornelissen /* DMA versions */
117dd43fd34SRudolf Cornelissen status_t nv_acc_init_dma(void);
118*02e231b7SRudolf Cornelissen void nv_acc_assert_fifo_dma(void);
119dd43fd34SRudolf Cornelissen status_t nv_acc_setup_blit_dma(void);
120dd43fd34SRudolf Cornelissen status_t nv_acc_blit_dma(uint16,uint16,uint16, uint16,uint16,uint16 );
121dd43fd34SRudolf Cornelissen status_t nv_acc_setup_rectangle_dma(uint32 color);
122dd43fd34SRudolf Cornelissen status_t nv_acc_rectangle_dma(uint32 xs,uint32 xe,uint32 ys,uint32 yl);
123dd43fd34SRudolf Cornelissen status_t nv_acc_setup_rect_invert_dma(void);
124dd43fd34SRudolf Cornelissen status_t nv_acc_rectangle_invert_dma(uint32 xs,uint32 xe,uint32 ys,uint32 yl);
125dd43fd34SRudolf Cornelissen status_t nv_acc_wait_idle_dma(void);
12655ec61f4Sshatty 
12755ec61f4Sshatty /* backend scaler functions */
12855ec61f4Sshatty status_t check_overlay_capability(uint32 feature);
129ac83e70cSRudolf Cornelissen void nv_bes_move_overlay(void);
13030f76422SRudolf Cornelissen status_t nv_bes_to_crtc(bool crtc);
1315aa72126Sshatty status_t nv_bes_init(void);
13255ec61f4Sshatty status_t nv_configure_bes
13355ec61f4Sshatty 	(const overlay_buffer *ob, const overlay_window *ow,const overlay_view *ov, int offset);
1345aa72126Sshatty status_t nv_release_bes(void);
13555ec61f4Sshatty 
13655ec61f4Sshatty /* I2C functions */
1375aa72126Sshatty status_t i2c_sec_tv_adapter(void);
13855ec61f4Sshatty 
13955ec61f4Sshatty /* driver structures and enums */
140e68c7d96SRudolf Cornelissen enum{BPP8 = 0, BPP15 = 1, BPP16 = 2, BPP24 = 3, BPP32 = 4};
14155ec61f4Sshatty enum{DS_CRTC1DAC_CRTC2MAVEN, DS_CRTC1MAVEN_CRTC2DAC, DS_CRTC1CON1_CRTC2CON2, DS_CRTC1CON2_CRTC2CON1};
142